48-V\textsubscript{IN}, 5-V\textsubscript{OUT} Loadshare System Using the UCC39002 With Three PT4484 Excalibur DC/DC Modules (PR042A)

Lisa Dinwoodie

ABSTRACT

This reference design features the UCC39002 BiCMOS 8-pin advanced load share controller and specifically illustrates equal current sharing between three PowerTrends PT4484 48 VDC to 5 VDC power modules, each rated for 20-A maximum output current, paralleled to supply a load of up to 60 A. The design uses high-side current sensing with the bias for the controllers supplied directly from the modules’ output voltage. The complete list of materials, schematic, design performance curves, and Gerber file images are included.

Contents

1 Features ................................................................. 1
2 Schematic ............................................................... 2
3 Reference Design Layout ............................................. 3
4 Setting Up the UCC39002 Load Share Controller ............... 5
5 Test Results ............................................................. 9
6 List of Materials ....................................................... 11
7 References .............................................................. 11

1 Features

- High-side current sensing
- Enhanced reliability with redundancy
- Single wire load share bus
- External shut down switch for each module
- External or internal bias selection
- Less than 1% current share error at full load

Trademarks are the property of their respective owners.
2 Schematic

Figure 1. Three Module Load Share Application
3 Reference Design Layout

Figure 2. Top Layer Assembly

Figure 3. Top Layer
Figure 4. Bottom Layer
4 Setting Up the UCC39002 Load Share Controller

4.1 Measure the Modules

In order to accurately current share between power modules, specific parameters must be known. Among these parameters are the nominal output voltage of the modules \( V_{OUT} \), the maximum output current of each module \( I_{OUT(max)} \), the maximum voltage adjustment range of each module \( V_{ADJ} \), and the transfer function of the power modules between their positive voltage sense and power output terminals.

For this particular example:
- \( V_{OUT} = 5 \text{ V} \)
- \( I_{OUT(max)} = 20 \text{ A} \)
- \( \Delta V_{ADJ(max)} = 100 \text{ mV} \)

The UCC39002 requires a bias voltage of 4.375 V to turn on, but the bias should not exceed 18 V. Due to the 5-V output of the modules, direct bias from the output voltage of the modules is possible.
- \( V_{DD} = 5 \text{ V} \)

Universal power modules have a very low bandwidth to ensure proper operation with a variety of loads. The transfer function is determined using a network analyzer and injecting a small signal across a 50-Ω resistor placed between the positive sense terminal and the positive voltage output terminal, much like measuring the control loop of a converter, as shown in Figure 5. The resultant Bode plot shows the dc gain and the unity gain crossover frequency of the module. Expect the module’s crossover frequency to be within the range from 0.1 Hz to approximately 30 kHz. The desired crossover frequency for the load share loop is set at least one decade before the unity gain crossover frequency of the modules. This is accomplished by selecting the compensation components for the transconductance error amplifier as described in Section 4.5, Error Amplifier Compensation.

![Figure 5. Measuring the Unity Gain Crossover Frequency](image-url)
The unity gain crossover frequency, \( f_{CO(module)} \), is measured from the power module’s SENSE(+) terminal to the VOUT(+) terminal.

The resultant Bode plot of the loop gain yields a crossover frequency \( f_{CO(module)} \) of 25.6 Hz. The unity gain crossover frequency is unique to the module and must be specifically measured for each module type.

\[
\begin{align*}
\text{Gain} & \quad \text{dB} \\
-10 & \quad 0 & \quad 20 & \quad 40 & \quad 60 \\
100 & \quad 1 \text{k} & \quad 100 \text{k} & \quad 1 \text{k} \\
\end{align*}
\]

\[
\begin{align*}
\text{UNITY GAIN CROSSOVER FREQUENCY} \quad f_{CO(module)} = 25.6 \text{ Hz}
\end{align*}
\]

Figure 6. Power Module Bode Plot

4.2 Choosing the Sense Resistor

The primary concern in the selection of the sense resistor is to ensure that the sum of the voltage drops across the resistor and the parasitic wire impedances, at maximum module output current, is significantly less than the output voltage adjustment range of the modules, otherwise there would be no room for output voltage adjustment.

- \( I_{OUT(max)} \times R_{SENSE} \ll \Delta V_{ADJ(max)} \)

Other limitations for the sense resistor are the desired minimum power dissipation and available component ratings.

For this particular example, the power dissipation of each current sense resistor was desired to be less than 1 W:

- \( R_{SENSE(max)} = P_{RSENSE} / I_{OUT(max)}^2 = 1 \text{ W} / 20 \text{ A}^2 = 2.5 \text{ m}\Omega \)
- \( R_{SENSE} = 1 \text{ m}\Omega \)
- \( P_{RSENSE} = 400 \text{ mW} \)
- \( I_{OUT(max)} \times R_{SENSE} = 20 \text{ mV} \ll \Delta V_{ADJ(max)} \)
### 4.3 Setting the Current Sense Amplifier Gain

The gain of the current sense amplifier (CSA) is configured by adding compensation components between the inverting input to the amplifier, CS−, and the current sense amplifier output, CSO, of the load share device. The maximum voltage at the CSO pin is limited by the saturation voltage of the internal current sense amplifier and must be at least 2-V less than VDD. For this particular example, \( V_{CSO(max)} \) must be less than 3 V.

- \( V_{CSO(max)} < VDD - 2V \)
- \( V_{CSO(max)} < 5 \text{ V} - 2 \text{ V} \)
- \( V_{CSO(max)} < 3 \text{ V} \)

Referring to Figure 1, the CSA gain, \( A_{CSA} \), is equal to:

\[
A_{CSA} = \left( \frac{R16}{R15} \right) = \frac{V_{CSO}}{\left( R_{SENSE} \times I_{OUT(max)} \right)}
\]

For this particular example, the \( A_{CSA} \) gain is set to 100, resulting in a voltage of 2 V at CSO. A high-frequency pole, configured with C13, is added for noise filtering. This impedance is mirrored at the non-inverting input, CS+, of the differential amplifier.

The CSA output voltage, \( V_{CSO} \), serves as the input to the internal unity gain LS bus driver. The module with the highest output voltage forward biases the internal diode located at the output of the LS bus driver and determines the voltage on the load share bus on the LS pin, \( V_{LS} \), making this module the master. This load share bus acts as a communication port between the paralleled modules. The LS pin is bi-directional. By forward biasing the internal diode, the master sets the LS bus voltage based upon the voltage across its current sense resistor. Because the internal diode is reverse biased on the other modules, referred to as the slaves, the LS voltage is used as the non-inverting input to the internal LS bus receiver. The master transmits the voltage signal to the slave modules so they can compare their voltages across their own current sense resistors with that of the master module. The slave modules represent a load on the bias current, \( I_{VDD} \), of the master module due to the internal 100-kΩ resistor at the LS pin. This increase in supply current for the master module is equal to:

\[
\Delta I_{VDD} = n \times \left( \frac{V_{LS}}{100 \text{ kΩ}} \right)
\]

where \( n \) is equal to the number of paralleled modules.

### 4.4 Determining \( R_{ADJ} \)

The SENSE(+) terminal of the module is connected to the ADJ pin of the load share controller. Placing a resistor between this ADJ pin and the load, creates an artificial SENSE(+) voltage from the voltage drop across \( R_{ADJ} \) due to the current sunk by the internal NPN transistor. The voltage at the ADJ pin must be maintained at approximately 1 V above the voltage at the EAO pin. This is necessary in order to keep the transistor at the output of the internal adjust amplifier from saturating. To fulfill this requirement, \( R_{ADJ} \) is calculated using the following equation:

\[
R_{ADJ} \geq \left[ \frac{\Delta V_{ADJ(max)} - \left( I_{OUT(max)} \times R_{SENSE} \right)}{V_{OUT} - \left( \Delta V_{ADJ(max)} - \left[ I_{OUT(max)} \times R_{SENSE} \right] \right) - 1V} \right] \times 500 \text{ Ω}
\]
The maximum sink current for the ADJ pin, $I_{ADJ(\text{max})}$ also limits the selection of the adjust resistor, $R_{ADJ}$. $I_{ADJ(\text{max})}$ is equal to 6 mA as determined by the internal 500-Ω emitter resistor and 3-V clamp. The value of the adjust resistor, $R_{ADJ}$, is based upon the maximum adjustment range of the module $\Delta V_{ADJ(\text{max})}$. This adjust resistor must be greater than or equal to the given voltage adjustment range divided by the maximum available current:

$$R_{ADJ} \geq \frac{\Delta V_{ADJ(\text{max})} - \left( I_{OUT(\text{max})} \times R_{\text{SENSE}} \right)}{I_{ADJ(\text{max})}}$$

By selecting a resistor that meets both of these requirements, the ADJ pin will be at least 1-V greater than the error amplifier output voltage ($V_{\text{EAO}}$) and the adjust pin sink current will not exceed its 6-mA maximum.

### 4.5 Error Amplifier Compensation

For this design, the total load share loop is configured for a unity gain crossover frequency $f_{CO}$ two decades before $f_{CO(\text{module})}$. Compensation of the transconductance error amplifier is done by placing the compensation resistor, $R_{\text{EAO}}$ shown as R17 in Figure 1, and capacitor, $C_{\text{EAO}}$ shown as C14 in Figure 1, between EAO and GND. The values of these components is determined by the following loop gain equation.

$$C_{\text{EAO}} = \left( \frac{g_M}{\pi f_{CO}} \right) \left( A_{CSA} \right) \left( A_V \right) \left( A_{\text{ADJ}} \right) \left( A_{\text{PWR}(f_{CO})} \right)$$

Where:

- $g_M$ is the transconductance of the error amplifier, typically 14 mS,
- $f_{CO}$ is equal to the desired crossover frequency in Hz of the load share loop, equal to $f_{CO(\text{module})}/100$,
- $A_{CSA}$ equals R16/R15,
- $A_V$ is the voltage gain, equal to $R_{\text{SENSE}}/R_{\text{LOAD}}$,
- $A_{\text{ADJ}}$ is the gain associated with the adjust amplifier, equal to $R_{ADJ}/500$ Ω, and
- $A_{\text{PWR}(f_{CO})}$ is the measured gain of the power module at the desired load share crossover frequency, converted from dB to V/V

Once the $C_{\text{EAO}}$ capacitor is determined, $R_{\text{EAO}}$ is selected to achieve the desired loop response

$$R_{\text{EAO}} = \frac{1}{2\pi (C_{\text{EAO}}) (f_{CO})}$$

(1)

### 4.6 Other Circuitry

Referring to Figure 1, R18, R19, and Q1 provide remote disconnect. By injecting a high signal onto SB2, Q1 is turned on, shorting CS+ to ground, disabling the load share controller for that module.
5 Test Results

Following the procedure described in this reference design, three dc-to-dc modules are paralleled. The list of materials and complete schematic, along with the board layout are included. Figure 7 shows the Bode plots for the dc-to-dc module, the open loop load share circuitry, and the total combined loop gain. Figure 8 displays the individual output currents measured from each module as a function of the total load current. Figure 9 shows the load share error is minimal at full load. At light load, internal offset voltages and small signal measurement error have a more pronounced effect, contributing to a larger current distribution error, as expected.

Figure 7.
Figure 8.

Figure 9.
6 List of Materials

Table 1 lists the board components and their values, used in the reference design.

<table>
<thead>
<tr>
<th>QTY</th>
<th>REFERENCE</th>
<th>DESCRIPTION</th>
<th>MFG</th>
<th>PART NUMBER</th>
</tr>
</thead>
<tbody>
<tr>
<td>Capacitor</td>
<td>3</td>
<td>C11, C21, C31</td>
<td>Ceramic, 0.47 μF, ±10%, 25 V, X7R</td>
<td>Kemet</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>C12, C22, C32, C13, C23, C33</td>
<td>Ceramic, 120 pF, ±5%, 50 V, NPO, 0805</td>
<td>Panasonic</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>C14, C24, C34</td>
<td>Ceramic, 10 μF, ±20%, 16 V, X7R, 1206</td>
<td>Panasonic</td>
</tr>
<tr>
<td>Integrated Circuit</td>
<td>3</td>
<td>U1, U2, U3</td>
<td>Advanced load share controller, SO–8</td>
<td>Texas Instruments</td>
</tr>
<tr>
<td>Resistor</td>
<td>3</td>
<td>R11, R21, R31</td>
<td>Thick film, 0.001 Ω, 1 W, ±1%, 2512</td>
<td>Vishay–Dale</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>R12, R22, R32</td>
<td>Thick film, 13.7 Ω, ±5%, 1/10 W, 0805</td>
<td>Panasonic</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>R13, R23, R33, R15, R25, R35</td>
<td>Thick film, 274 Ω, ±1%, 1/10 W, 0805</td>
<td>Panasonic</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>R14, R24, R34, R16, R26, R36</td>
<td>Thick film, 27.4 kΩ, ±1%, 1/10 W, 0805</td>
<td>Panasonic</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>R17, R27, R37</td>
<td>Thick film, 61.9 Ω, ±1%, 1/10 W, 0805</td>
<td>Panasonic</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>R18, R28, R38</td>
<td>Thick film, 1.0 kΩ, ±5%, 1/10 W, 0805</td>
<td>Panasonic</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>R19, R29, R39</td>
<td>Thick film, 47.5 kΩ, ±1%, 1/10 W, 0805</td>
<td>Panasonic</td>
</tr>
<tr>
<td>Terminal Block</td>
<td>3</td>
<td>P1, P2, P3</td>
<td>High-current (10 A) screw type terminal block (or similar)</td>
<td>Weidmuller</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>S1, S2, S3</td>
<td>2 pos. 5.08 mm spacing, low current (signal) screw type (or similar)</td>
<td>Phoenix Contact</td>
</tr>
<tr>
<td>Transistor</td>
<td>3</td>
<td>Q1, Q2, Q3</td>
<td>N-channel, 60 V, 115 mA, SOT–23</td>
<td>ON Semiconductor</td>
</tr>
<tr>
<td>Terminals and Connectors</td>
<td>3</td>
<td>J1, J2, J3</td>
<td>64 pin strip, cut to 3 pins per assembly, gold plate, 0.024” tail, 0.030” pin (0.028” hole)</td>
<td>Mill–Max</td>
</tr>
<tr>
<td></td>
<td>5</td>
<td>J1, J2, J3, J4, J5 mates</td>
<td>5 sockets per assembly, gold plate</td>
<td>Mill–Max</td>
</tr>
<tr>
<td>Test Point</td>
<td>9</td>
<td>TP11, TP12, TP13, TP21, TP22, TP23, TP31, TP32, TP33</td>
<td>White 0.063 inch diameter, 1.6 mm, 5012</td>
<td>Keystone</td>
</tr>
</tbody>
</table>

7 References

1. Balogh, Laszlo, The UCC3902 Load Share Controller and It’s Performance in Distributed Power, TI Literature No. SLUA128
2. Dinwoodie, Lisa, 48-V_IN, 12-V_OUT Loadshare System Using the UCC39002 with Three DC/DC Modules, TI Literature No. SLUA270.
3. Advanced 8-Pin Load Share Controller, TI Literature No. SLUS495B
IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s standard warranty. Testing and other quality control techniques are used to test the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or “enhanced plastic.” Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

### Products
- Amplifiers: [amplifier.ti.com](http://amplifier.ti.com)
- Data Converters: [dataconverter.ti.com](http://dataconverter.ti.com)
- DLP® Products: [www.dlp.com](http://www.dlp.com)
- DSP: [dsp.ti.com](http://dsp.ti.com)
- Clocks and Timers: [www.ti.com/clocks](http://www.ti.com/clocks)
- Interface: [interface.ti.com](http://interface.ti.com)
- Logic: [logic.ti.com](http://logic.ti.com)
- Power Mgmt: [power.ti.com](http://power.ti.com)
- Microcontrollers: [microcontroller.ti.com](http://microcontroller.ti.com)
- RFID: [www.ti-rfid.com](http://www.ti-rfid.com)
- RF/IF and ZigBee® Solutions: [www.ti.com/prf](http://www.ti.com/prf)

### Applications
- Audio: [www.ti.com/audio](http://www.ti.com/audio)
- Automotive: [www.ti.com/automotive](http://www.ti.com/automotive)
- Broadband: [www.ti.com/broadband](http://www.ti.com/broadband)
- Digital Control: [www.ti.com/digitalcontrol](http://www.ti.com/digitalcontrol)
- Medical: [www.ti.com/medical](http://www.ti.com/medical)
- Military: [www.ti.com/military](http://www.ti.com/military)
- Telephony: [www.ti.com/telephony](http://www.ti.com/telephony)
- Video & Imaging: [www.ti.com/video](http://www.ti.com/video)
- Wireless: [www.ti.com/wireless](http://www.ti.com/wireless)

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2009, Texas Instruments Incorporated