Overview

The LMK04616EVM features LMK04616 ultra-low noise and low power JESD204B compliant Dual Loop Jitter Cleaner. With a power consumption of only 1200 mW with all outputs running, LMK04616 supports 65-fs jitter (12 kHz to 20 MHz) using a low-noise VCXO module. Integrated LDOs provide high PSRR that enables the use of DC-DC converters.

The dual loop architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides a low-noise jitter cleaner function while the second PLL (PLL2) performs the clock and SYSREF generation. PLL1 can be configured to either work with an external VCXO module or the integrated crystal oscillator with an external tunable crystal and varactor diode. When used with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the tunable crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or tunable crystal used in PLL1.

Features

- Dual Loop Architecture with typical 60-fs rms from 10 kHz to 20 MHz at 122.88-MHz output frequency
- 1.2-W typical power consumption for 16 outputs at 122.88 MHz
- JEDEC JESD204B Support
- Jumper configurable supplies with onboard LDOs and DCDC converters
- GUI platform for full access to device registers
Quick Start Description

The LMK04616 EVM allows full verification of the device functionality and performance specification. To quickly set up and operate the board with basic equipment, refer to the quick start procedure below and test setup shown in Figure 1.

Figure 1. LMK04616 EVM Quick Start Connection
1. Place Dip switches S1 to S5 into default position as shown in Table 5
2. Connect a supply voltage of 5 V to the VCC SMA.
3. Connect a reference clock to the CLKin1 port from a signal generator or other source. Use 122.88 MHz for default.
4. Connect the SPI header to a computer using USB2ANY.
5. Program the device with TICS Pro.
   (a) Start TICS Pro
   (b) Select LMK04616 from Select device → Clock Generator/Jitter Cleaner (Dual Loop) → LMK0461x Menu.
   (c) Select from USB Communications → Interface Menu USB2ANY.
   (d) Select default mode from the “Default Configuration” Menu. For the quick start use Dual Loop: PLL1 BW= 40Hz REF: CLKin1 (single-ended)
   (e) Ctrl-L must be pressed at least once to load all registers. Alternatively click menu Keyboard Controls → Load Device.
   (f) Click Device Start button in the Generic page or use the Device: DEV_STARTUP button from the Tool bar.
6. Measurements may be made at an active CLKout port through its SMA connector.

2 1.2 Device Start-Up Sequence

![Device Start-Up Sequence Diagram]

Figure 2. Device Start-Up Sequence
Installing the EVM Control Software

1. Install latest TICS Pro software from web: http://www.ti.com/tool/ticspro-sw
2. Start TICS Pro.
3. Select Device → Clock Generator/Jitter Cleaner (Dual Loop) → LMK0461x → LMK04616
Using the EVM Control Software

1 Keyboard Shortcuts
   CTRL + L => write all registers

2 TICS Pro Overview

Figure 3. TICS Pro Overview
Figure 4. TICS Pro User Manual

Further information at Help → TICS Pro User Manual

3 TICS Pro With LMK04616 GUI Loaded

Figure 5. TICS Pro With LMK04616 GUI Loaded
4  GUI: Generic Control

Figure 6. GUI: Generic Control
GUI: Operating Modes

5  GUI: Operating Modes

Operating Modes

Each of the buttons next to a block diagram ensures that the internal paths are enabled as illustrated with the color coding.

Please ensure that the PLL loop can be closed by setting the reference and feedback dividers appropriately on the 'PLL1' and 'PLL2' pages. By default CLKin1 is selected.

Figure 7. GUI: Operating Modes
6 GUI: OSCin and OSCout

![GUI: OSCin and OSCout](image)

Figure 8. GUI: OSCin and OSCout

7 GUI: LOS Control

![GUI: LOS Control](image)

Figure 9. GUI: LOS Control
GUI: Holdover Control

Figure 10. GUI: Holdover Control
GUI: Inputs and PLL1

Figure 11. GUI: Inputs and PLL1
Figure 12. GUI: PLL2
Figure 13. GUI: Outputs
Figure 14. GUI: EVM Overview
Configuring the Board

The LMK04616 is a programmable clock jitter cleaner with many options. The EVM was designed with maximum flexibility so engineers can configure the EVM for operation at its desired mode.

Figure 15 shows the connection concept of the LMK04616EVM.

Figure 15. EVM Connection Concept

1 Configuring the Power Supply

Figure 16 shows the default jumper setting to supply 3.3 V and 1.8 V to the device.

The VDD SMA or VDD_2 terminal block (on the back side of the EVM) is connected to J1 and J5 to provide the external supply voltage for the 3.3-V and 1.8-V supply plane.

The VDD_VCXO SMA is directly connected to the VCXO LDO.
Figure 16. Default Power Supply Connection

1.1 Supply Plane Source Selection

Jumper J1 and J2 selects the Power connection for the 3.3-V plane from either the LDO, a DC-DC switcher or direct from VDD SMA Connector.
### Table 1. 3.3-V Supply Plane Connections

<table>
<thead>
<tr>
<th>DESCRIPTION</th>
<th>JUMPER SETTING</th>
<th>PICTURE</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.3-V LDO (TPS7A8101)</td>
<td>J1: 1-2, J2: 2-3</td>
<td><img src="image1.png" alt="3.3-V LDO Connection" /></td>
</tr>
<tr>
<td>3.3-V DC-DC (TPS54120)</td>
<td>J1: 2-3, J2: 1-2</td>
<td><img src="image2.png" alt="3.3-V DC-DC Connection" /></td>
</tr>
</tbody>
</table>
### Table 1. 3.3-V Supply Plane Connections (continued)

<table>
<thead>
<tr>
<th>DESCRIPTION</th>
<th>JUMPER SETTING</th>
<th>PICTURE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Direct from VDD SMA</td>
<td>J1: 2-4</td>
<td><img src="image1.png" alt="Diagram" /></td>
</tr>
<tr>
<td>NOTE: Apply 3.3 V only!</td>
<td>J2: 2-4</td>
<td></td>
</tr>
</tbody>
</table>

Jumper J6 and J5 selects the Power connection for the 1.8-V plane from either a LDO or a DC-DC switcher.

### Table 2. 1.8-V Supply Plane Connections

<table>
<thead>
<tr>
<th>DESCRIPTION</th>
<th>JUMPER SETTING</th>
<th>PICTURE</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.8-V LDO (TPS7A8101)</td>
<td>J5: 1-2, J6: 2-3</td>
<td><img src="image2.png" alt="Diagram" /></td>
</tr>
<tr>
<td>1.8 V DC/DC (TPS54120)</td>
<td>J5: 2-3, J6: 1-2</td>
<td><img src="image3.png" alt="Diagram" /></td>
</tr>
</tbody>
</table>
Table 2. 1.8-V Supply Plane Connections (continued)

<table>
<thead>
<tr>
<th>DESCRIPTION</th>
<th>JUMPER SETTING</th>
<th>PICTURE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Adjustable DC-DC</td>
<td>J5: 2-4, J6: open</td>
<td><img src="image" alt="Diagram" /></td>
</tr>
</tbody>
</table>

J7 sets the output voltage for the adjustable DC-DC plane.

Table 3. Adjustable DC-DC Supply Settings

<table>
<thead>
<tr>
<th>DESCRIPTION</th>
<th>JUMPER SETTING</th>
<th>PICTURE</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.3-V output voltage</td>
<td>J5: 2-4, J7: bottom</td>
<td><img src="image" alt="Diagram" /></td>
</tr>
<tr>
<td>2.5-V output voltage</td>
<td>J5: 2-4, J7: middle</td>
<td><img src="image" alt="Diagram" /></td>
</tr>
<tr>
<td>1.8-V output voltage</td>
<td>J5: 2-4, J7: Top</td>
<td><img src="image" alt="Diagram" /></td>
</tr>
</tbody>
</table>
1.2 Power Distribution

The power distribution jumpers (J9, J11, J12, J14, J16, J17, J19, J21, J22, J24, J25, J27, J29, J34 and J36) are connected to the 3.3-V and 1.8-V supply planes and individual external connections.

Figure 17. Power Distribution Jumpers

J17 (VDD_CORE) and J24 (VDD_PLL2_OSC) selects between 3.3-V supply plane and adjustable DC-DC connection as shown in Figure 18.

Figure 18. J17, J24 Connection Description

J21 (VDD_PLL1) selects between 3.3-V supply plane, VCXO LDO and adjustable DC-DC connection as shown in Figure 19.

Figure 19. J21 Connection Description

J9 (VDDO_89), J11 (VDD_IO), J12 (VDDO_1011), J14 (VDD_PLL2), J16 (VDD_PLL2OSC), J19 (VDDO_67), J22 (VDDO_01), J25 (VDDO_23), J27 (VDDO_45), J34 (VDDO_1213) and J36 (VDDO_1415) selects between 3.3-V supply plane, 1.8-V supply plane and adjustable DC-DC connection as shown in Figure 20.

Figure 20. J9, J11, J12, J14, J16, J19, J22, J25, J27, J34, J36 Connection Description
1.3 VCXO Supply Connection

The VCXO has its own LDO (LM5907MFX-3.3). A 5-V supply needs to be connected to VCC_VCXO SMA. Jumper J29 selects between this LDO, the LMK04616 3.3-V supply plane and an adjustable DC-DC supply connection as shown in Table 4.

<table>
<thead>
<tr>
<th>DESCRIPTION</th>
<th>JUMPER SETTING</th>
<th>PICTURE</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.3-V LDO (LM5907MFX-3.3)</td>
<td>J26: 2-4</td>
<td><img src="image1.png" alt="Image" /></td>
</tr>
<tr>
<td>3.3-V supply plane (TPS7A8101 or TPS54120)</td>
<td>J26: 2-3</td>
<td><img src="image2.png" alt="Image" /></td>
</tr>
<tr>
<td>Adjustable DC-DC supply connection on Jumper J28 (TPS62150)</td>
<td>J26: 1-2</td>
<td><img src="image3.png" alt="Image" /></td>
</tr>
</tbody>
</table>

NOTE: Apply 3.3 V only!

2 Dip Switch Configuration

Default configuration of Dip Switches is shown in Table 5 or Figure 21.

<table>
<thead>
<tr>
<th>SWITCH POSITION</th>
<th>S2 SYNC/SYSREF REQ</th>
<th>S3 STAT0</th>
<th>S4 SDIO</th>
<th>S5 STAT1</th>
<th>S6 CLKin_SEL</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 – High</td>
<td>OFF</td>
<td>OFF</td>
<td>OFF</td>
<td>OFF</td>
<td>OFF</td>
</tr>
<tr>
<td>2 – U2A</td>
<td>ON</td>
<td>ON</td>
<td>ON</td>
<td>ON</td>
<td>ON</td>
</tr>
<tr>
<td>3 – Low</td>
<td>OFF</td>
<td>OFF</td>
<td>OFF</td>
<td>OFF</td>
<td>OFF</td>
</tr>
<tr>
<td>4 – LED</td>
<td>ON</td>
<td>ON</td>
<td>n/a</td>
<td>ON</td>
<td>n/a</td>
</tr>
</tbody>
</table>
Figure 21. Default Dip Switch Setting
VCC_VCXO_LDO

Vout = 1.8V : Ra = 12.5k, Rb = 10k
Vout = 0.8 * (1 + Ra/Rb)

Vout = 3.3V : Ra = 30.9k, Rb = 10k
Vout = 1.8V : Ra = 12.5k, Rb = 10k
Vout = 0.8 * (1 + Ra/Rb)

Figure 22. Power Supply Connection
Figure 23. Power Distribution
Figure 24. Logic

For 3-level inputs referred to internal 2.5V
High Level (min): 0.77 V
Mid level: 0.52 V (0.21 x 2.5V)
Low Level (max): 0.4 V (0.16 x 2.5V)
64 KOhm pull up/pull down at input
so mid level is designed to be 0.184 x 3.3V

unidirectional signals
RESETN
CLKIN_SEL
SCL
all other signals are bidirectional

3-level/3 input
VDD, 0.18 V (0.18 x 2.5V)
and GND
A: VDD
AC: 0.18 VDD
C: GND
B: L2A control

3-level static/3 input
L2A input
LED output indicator
optional out SMA
Figure 25. LMK04616 Main Connection
Figure 26. LMK04610 Power Connection
CLOCK INPUT CLKN0/CLKN1 LAYOUT REQUIREMENTS:

- CONTROLLED IMPEDANCE: 50-Ohm (+/-5% tol.)
- ROUTE AS SINGLE-ENDED RF TRACES FROM SMA CENTER PIN TO DUT PIN
- PLACE COMPONENTS DIRECTLY ON RF TRACES (NO STUBS), MATCH 50-Ohm TRACE WIDTH TO SMA CENTER PAD, AND USE 50-Ohm Zo VIA STRUCTURES

LENGTH / SKEW MATCHING:

- EQUALIZE TOTAL PATH LENGTH AND INDIVIDUAL TRACE SEGMENTS WITHIN PAIR FROM DUT TO SMA PINS (NO INTRA-PAIR SKew)
- THERE IS NO REQUIREMENT TO MATCH INTER-PAIR SKew BETWEEN CLKN0 PATH AND CLKN1 PATH
- TOTAL PATH LENGTH SHOULD BE AS SHORT AS POSSIBLE. USE 45 DEG. SERPENTINE PATTERN ON INTERNAL STRIPLINE ONLY TO EQUALIZE LENGTHS WITHIN PAIR

SHIELDING / ISOLATION:

- USE GROUND SHIELDING ON ROUTING LAYERS WITH CLEARANCE TO NOT AFFECT CONTROLLED IMPEDANCE
- GROUND FLOOD ON ROUTING LAYERS SHOULD HAVE CLEARANCE OF MORE THAN 2.5X WIDTH FROM RF TRACES
- USE GROUND STITCHING VIAS WITH 100 MIL SPACING AROUND RF TRACES TO CONNECT TOGETHER GND SHIELDING ON ALL LAYERS
- AVOID CROSSING DIGITAL SIGNAL/RETURN PATHS WITH REF INPUT SIGNAL/RETURN PATHS TO PREVENT GAMEY SHIELDING ON ALL LAYERS
- AVOID CROSSING DIGITAL SIGNAL/RETURN PATHS WITH REF INPUT SIGNAL/RETURN PATHS TO PREVENT GAMEY SHIELDING ON ALL LAYERS

100/51 Ohm resistors can be used for attenuation; otherwise replace by 0-Ohm

By default, CLKN0 SMA is DC coupled to the 100 Ohm, then AC coupled to CLKN0 input
By default, CLKN1 SMA is DC coupled to the 51 Ohm, then AC coupled to CLKN1 input
By default, CLKN2 SMA is DC coupled to the 100 Ohm, then AC coupled to CLKN2 input
By default, CLKN3 SMA is DC coupled to the 100 Ohm, then AC coupled to CLKN3 input

By default, VCXO path (single ended) is AC coupled to OCSIN_P

Apply Clock input layout guidelines on OSCIN
By default VCXO path (single ended) is AC coupled to OCSIN_P
**CLOCK OUTPUT (OUT#_P, OUT#_N) LAYOUT REQUIREMENTS:**
- Use 45 deg. serpentine pattern on internal stripline only for equalizing lengths.
- Equalize total path length and indiv. trace segments between/within all OUT#_P/OUT#_N pairs from DUT to SMA pins (NO INTER- or INTRA-pair skew).
- Place component pads directly on RF traces (no stubs), match 50-ohm trace width to SMA center pad (30 mils wide), and use 50-ohm Zo via structures.

**LENGTH / SKEW MATCHING**
- Place component pads directly on RF traces (no stubs), match 50-ohm trace width to SMA center pad (30 mils wide), and use 50-ohm Zo via structures.
- Equalize total path length and indiv. trace segments between/within all OUT#_P/OUT#_N pairs (NO INTER- or INTRA-pair skew).
- Use 45 deg. serpentine pattern on internal stripline only for equalizing lengths.

**CONTROLLED IMPEDANCE**
- Place component pads directly on RF traces (no stubs), match 50-ohm trace width to SMA center pad (30 mils wide), and use 50-ohm Zo via structures.
- Equalize total path length and indiv. trace segments between/within all OUT#_P/OUT#_N pairs (NO INTER- or INTRA-pair skew).
- Use 45 deg. serpentine pattern on internal stripline only for equalizing lengths.

**SHIELDING / ISOLATION**
- Use ground stitching vias with 100 mils spacing around RF traces to connect GND shielding on all layers.
- Uses sufficient clearance between OUT# paths, as well as from other dynamic signalpaths.
- Use ground flood on routing layers should have clearance of more than 2.5x width from RF traces.
- Avoid crossing Digital signal/return paths with clock OUT signal/return paths; if unavoidable, cross at a 90 deg. angle.

*Figure 28. Outputs 0 to 7*
**CLOCK OUTPUT (OUT#_P, OUT#_N) LAYOUT REQUIREMENTS:**

***CONTROLLED IMPEDANCE***
- Place component pads directly on RF traces (no stubs), match 50-ohm trace width to SMA center pad (30 mils wide), and use 50-ohm Zo via structures.
- Route as 50-ohm (+/-5% tol.) controlled-impedance single-ended RF traces from DUT pin to SMA center pin.
- Equalize total path length and individual trace segments between/within all OUT#_P/OUT#_N pairs from DUT to SMA pins (NO INTER- or INTRA-pair skew).

***SHIELDING / ISOLATION***
- Use ground shielding or routing layers with clearance to not affect controlled impedance.
- Ground flood on routing layers should have clearance of more than 2x width from RF traces.
- Use ground stitching vias with 100 mil spacing around RF traces to connect shielding on all layers.
- Use sufficient clearance between OUT#_P/N paths, as well as from other dynamic signal paths.
- Avoid crossing Digital signal/return paths with clock OUT signal/return paths (20 deg. crossing at a 90 deg. angle)
- Use ground flooding on routing layers with clearance to not affect controlled impedance.

Figure 29. Outputs 8 to 15
STANDARD TERMS FOR EVALUATION MODULES

1. **Delivery:** TI delivers TI evaluation boards, kits, or modules, including any accompanying demonstration software, components, and/or documentation which may be provided together or separately (collectively, an “EVM” or “EVMs”) to the User (“User”) in accordance with the terms set forth herein. User's acceptance of the EVM is expressly subject to the following terms.

1.1 EVMs are intended solely for product or software developers for use in a research and development setting to facilitate feasibility evaluation, experimentation, or scientific analysis of TI semiconductors products. EVMs have no direct function and are not finished products. EVMs shall not be directly or indirectly assembled as a part or subassembly in any finished product. For clarification, any software or software tools provided with the EVM (“Software”) shall not be subject to the terms and conditions set forth herein but rather shall be subject to the applicable terms that accompany such Software.

1.2 EVMs are not intended for consumer or household use. EVMs may not be sold, sublicensed, leased, rented, loaned, assigned, or otherwise distributed for commercial purposes by Users, in whole or in part, or used in any finished product or production system.

2 **Limited Warranty and Related Remedies/Disclaimers:**

2.1 These terms do not apply to Software. The warranty, if any, for Software is covered in the applicable Software License Agreement.

2.2 TI warrants that the TI EVM will conform to TI's published specifications for ninety (90) days after the date TI delivers such EVM to User. Notwithstanding the foregoing, TI shall not be liable for a nonconforming EVM if (a) the nonconformity was caused by neglect, misuse or mistreatment by an entity other than TI, including improper installation or testing, or for any EVMs that have been altered or modified in any way by an entity other than TI, (b) the nonconformity resulted from User's design, specifications or instructions for such EVMs or improper system design, or (c) User has not paid on time. Testing and other quality control techniques are used to the extent TI deems necessary. TI does not test all parameters of each EVM. User's claims against TI under this Section 2 are void if User fails to notify TI of any apparent defects in the EVMs within ten (10) business days after delivery, or of any hidden defects with ten (10) business days after the defect has been detected.

2.3 TI's sole liability shall be at its option to repair or replace EVMs that fail to conform to the warranty set forth above, or credit User's account for such EVM. TI's liability under this warranty shall be limited to EVMs that are returned during the warranty period to the address designated by TI and that are determined by TI not to conform to such warranty. If TI elects to repair or replace such EVM, TI shall have a reasonable time to repair such EVM or provide replacements. Repaired EVMs shall be warranted for the remainder of the original warranty period. Replaced EVMs shall be warranted for a new full ninety (90) day warranty period.

3 **Regulatory Notices:**

3.1 United States

3.1.1 **Notice applicable to EVMs not FCC-Approved:**

**FCC NOTICE:** This kit is designed to allow product developers to evaluate electronic components, circuitry, or software associated with the kit to determine whether to incorporate such items in a finished product and software developers to write software applications for use with the end product. This kit is not a finished product and when assembled may not be resold or otherwise marketed unless all required FCC equipment authorizations are first obtained. Operation is subject to the condition that this product not cause harmful interference to licensed radio stations and that this product accept harmful interference. Unless the assembled kit is designed to operate under part 15, part 18 or part 95 of this chapter, the operator of the kit must operate under the authority of an FCC license holder or must secure an experimental authorization under part 5 of this chapter.

3.1.2 **For EVMs annotated as FCC – FEDERAL COMMUNICATIONS COMMISSION Part 15 Compliant:**

**CAUTION**

This device complies with part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

Changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.

**FCC Interference Statement for Class A EVM devices**

**NOTE:** This equipment has been tested and found to comply with the limits for a Class A digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference when the equipment is operated in a commercial environment. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instruction manual, may cause harmful interference to radio communications. Operation of this equipment in a residential area is likely to cause harmful interference in which case the user will be required to correct the interference at his own expense.
FCC Interference Statement for Class B EVM devices

NOTE: This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.

3.2 Canada

3.2.1 For EVMs issued with an Industry Canada Certificate of Conformance to RSS-210 or RSS-247

Concerning EVMs Including Radio Transmitters:

This device complies with Industry Canada license-exempt RSSs. Operation is subject to the following two conditions:

(1) this device may not cause interference, and (2) this device must accept any interference, including interference that may cause undesired operation of the device.

Concernant les EVMs avec appareils radio:

Le présent appareil est conforme aux CNR d'Industrie Canada applicables aux appareils radio exempts de licence. L'exploitation est autorisée aux deux conditions suivantes: (1) l'appareil ne doit pas produire de brouillage, et (2) l'utilisateur de l'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement.

Concerning EVMs Including Detachable Antennas:

Under Industry Canada regulations, this radio transmitter may only operate using an antenna of a type and maximum (or lesser) gain approved for the transmitter by Industry Canada. To reduce potential radio interference to other users, the antenna type and its gain should be so chosen that the equivalent isotropically radiated power (e.i.r.p.) is not more than that necessary for successful communication. This radio transmitter has been approved by Industry Canada to operate with the antenna types listed in the user guide with the maximum permissible gain and required antenna impedance for each antenna type indicated. Antenna types not included in this list, having a gain greater than the maximum gain indicated for that type, are strictly prohibited for use with this device.

Concernant les EVMs avec antennes détachables

Conformément à la réglementation d'Industrie Canada, le présent émetteur radio peut fonctionner avec une antenne d'un type et d'un gain maximal (ou inférieur) approuvé pour l'émetteur par Industrie Canada. Dans le but de réduire les risques de brouillage radioélectrique à l'intention des autres utilisateurs, il faut choisir le type d'antenne et son gain de sorte que la puissance isotrope rayonnée équivalente (p.i.r.e.) ne dépasse pas l'intensité nécessaire à l'établissement d'une communication satisfaisante. Le présent émetteur radio a été approuvé par Industrie Canada pour fonctionner avec les types d'antenne énumérés dans le manuel d'usage et ayant un gain admissible maximal et l'impédance requise pour chaque type d'antenne. Les types d'antenne non inclus dans cette liste, ou dont le gain est supérieur au gain maximal indiqué, sont strictement interdits pour l'exploitation de l'émetteur.

3.3 Japan

3.3.1 Notice for EVMs delivered in Japan: Please see [http://www.tij.co.jp/ldsds/liaja/general/eStore/notice_01.page](http://www.tij.co.jp/ldsds/liaja/general/eStore/notice_01.page) 日本国内に輸入される評価用キット、ボードについては、次のところをご覧ください。

3.3.2 Notice for Users of EVMs Considered “Radio Frequency Products” in Japan: EVMs entering Japan may not be certified by TI as conforming to Technical Regulations of Radio Law of Japan.

If User uses EVMs in Japan, not certified to Technical Regulations of Radio Law of Japan, User is required to follow the instructions set forth by Radio Law of Japan, which includes, but is not limited to, the instructions below with respect to EVMs (which for the avoidance of doubt are stated strictly for convenience and should be verified by User):

1. Use EVMs in a shielded room or any other test facility as defined in the notification #173 issued by Ministry of Internal Affairs and Communications on March 28, 2006, based on Sub-section 1.1 of Article 6 of the Ministry’s Rule for Enforcement of Radio Law of Japan.

2. Use EVMs only after User obtains the license of Test Radio Station as provided in Radio Law of Japan with respect to EVMs.

3. Use of EVMs only after User obtains the Technical Regulations Conformity Certification as provided in Radio Law of Japan with respect to EVMs. Also, do not transfer EVMs, unless User gives the same notice above to the transferee. Please note that if User does not follow the instructions above, User will be subject to penalties of Radio Law of Japan.
【無線電波を送信する製品の開発キットをお使いになる際の注意事項】 開発キットの中には技術基準適合証明を受けていないものがあります。技術基準適合証明を受けていないものご使用に際しては、電波法遵守のため、以下のいずれかの措置を取っていただく必要がありますのでご注意ください。

1. 電波法施行規則第6条第1項第1号に基づく平成18年3月28日総務省告示第173号で定められた電波暗室等の試験設備でご使用いただく。
2. 実験局の免許を取得後ご使用いただく。
3. 技術基準適合証明を取得後ご使用いただく。

なお、本製品は、上記の「ご使用にあたっての注意」を譲渡先、移転先に通知しない限り、譲渡、移転できないものとします。

上記を遵守頂けない場合は、電波法の罰則が適用される可能性があることをご留意ください。

日本テキサス・インスツルメンツ株式会社
東京都新宿区西新宿6丁目24番1号
西新宿三菱ビル

3.3.3 Notice for EVMs for Power Line Communication: Please see http://www.tij.co.jp/lnds/ti_ja/general/eStore/notice_02.page

電力線搬送波通信についての開発キットをお使いになる際の注意事項については、次のところをご覧ください。http://www.tij.co.jp/lnds/ti_ja/general/eStore/notice_02.page

3.4 European Union
3.4.1 For EVMs subject to EU Directive 2014/30/EU (Electromagnetic Compatibility Directive):

This is a Class A product intended for use in environments other than domestic environments that are connected to a low-voltage power-supply network that supplies buildings used for domestic purposes. In a domestic environment this product may cause radio interference in which case the user may be required to take adequate measures.

4 EVM Use Restrictions and Warnings:
4.1 EVMs are not for use in functional safety and/or safety critical evaluations, including but not limited to evaluations of life support applications.
4.2 User must read and apply the user guide and other available documentation provided by TI regarding the EVM prior to handling or using the EVM, including without limitation any warning or restriction notices. The notices contain important safety information related to, for example, temperatures and voltages.
4.3 Safety-Related Warnings and Restrictions:
4.3.1 User shall operate the EVM within TI’s recommended specifications and environmental considerations stated in the user guide, other available documentation provided by TI, and any other applicable requirements and employ reasonable and customary safeguards. Exceeding the specified performance ratings and specifications (including but not limited to input and output voltage, current, power, and environmental ranges) for the EVM may cause personal injury or death, or property damage. If there are questions concerning performance ratings and specifications, User should contact a TI field representative prior to connecting interface electronics including input power and intended loads. Any loads applied outside of the specified output range may also result in unintended and/or inaccurate operation and/or possible permanent damage to the EVM and/or interface electronics. Please consult the EVM user guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative. During normal operation, even with the inputs and outputs kept within the specified allowable ranges, some circuit components may have elevated case temperatures. These components include but are not limited to linear regulators, switching transistors, pass transistors, current sense resistors, and heat sinks, which can be identified using the information in the associated documentation. When working with the EVM, please be aware that the EVM may become very warm.
4.3.2 EVMs are intended solely for use by technically qualified, professional electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems, and subsystems. User assumes all responsibility and liability for proper and safe handling and use of the EVM by User or its employees, affiliates, contractors or designees. User assumes all responsibility and liability to ensure that any interfaces (electronic and/or mechanical) between the EVM and any human body are designed with suitable isolation and means to safely limit accessible leakage currents to minimize the risk of electrical shock hazard. User assumes all responsibility and liability for any improper or unsafe handling or use of the EVM by User or its employees, affiliates, contractors or designees.
4.4 User assumes all responsibility and liability to determine whether the EVM is subject to any applicable international, federal, state, or local laws and regulations related to User’s handling and use of the EVM and, if applicable, User assumes all responsibility and liability for compliance in all respects with such laws and regulations. User assumes all responsibility and liability for proper disposal and recycling of the EVM consistent with all applicable international, federal, state, and local requirements.

5. Accuracy of Information: To the extent TI provides information on the availability and function of EVMs, TI attempts to be as accurate as possible. However, TI does not warrant the accuracy of EVM descriptions, EVM availability or other information on its websites as accurate, complete, reliable, current, or error-free.
6. **Disclaimers:**

6.1 EXCEPT AS SET FORTH ABOVE, EVMS AND ANY MATERIALS PROVIDED WITH THE EVM (INCLUDING, BUT NOT LIMITED TO, REFERENCE DESIGNS AND THE DESIGN OF THE EVM ITSELF) ARE PROVIDED "AS IS" AND "WITH ALL FAULTS." TI DISCLAIMS ALL OTHER WARRANTIES, EXPRESS OR IMPLIED, REGARDING SUCH ITEMS, INCLUDING BUT NOT LIMITED TO ANY EPIDEMIC FAILURE WARRANTY OR IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF ANY THIRD PARTY PATENTS, COPYRIGHTS, TRADE SECRETS OR OTHER INTELLECTUAL PROPERTY RIGHTS.

6.2 EXCEPT FOR THE LIMITED RIGHT TO USE THE EVM SET FORTH HEREIN, NOTHING IN THESE TERMS SHALL BE CONSTRUED AS GRANTING OR CONFERRING ANY RIGHTS BY LICENSE, PATENT, OR ANY OTHER INDUSTRIAL OR INTELLECTUAL PROPERTY RIGHT OF TI, ITS SUPPLIERS/LICENSES OR ANY OTHER THIRD PARTY, TO USE THE EVM IN ANY FINISHED END-USER OR READY-TO-USE FINAL PRODUCT, OR FOR ANY INVENTION, DISCOVERY OR IMPROVEMENT, REGARDLESS OF WHEN MADE, CONCEIVED OR ACQUIRED.

7. **USER'S INDEMNITY OBLIGATIONS AND REPRESENTATIONS.** USER WILL DEFEND, INDEMNIFY AND HOLD TI, ITS LICENSEES AND THEIR REPRESENTATIVES HARMLESS FROM AND AGAINST ANY AND ALL CLAIMS, DAMAGES, LOSSES, EXPENSES, COSTS AND LIABILITIES (COLLECTIVELY, "CLAIMS") ARISING OUT OF OR IN CONNECTION WITH ANY HANDLING OR USE OF THE EVM THAT IS NOT IN ACCORDANCE WITH THESE TERMS. THIS OBLIGATION SHALL APPLY WHETHER CLAIMS ARISE UNDER STATUTE, REGULATION, OR THE LAW OF TORT, CONTRACT OR ANY OTHER LEGAL THEORY, AND EVEN IF THE EVM FAILS TO PERFORM AS DESCRIBED OR EXPECTED.

8. **Limitations on Damages and Liability:**

8.1 **General Limitations.** IN NO EVENT SHALL TI BE LIABLE FOR ANY SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL, OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF THESE TERMS OR THE USE OF THE EVMS, REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. EXCLUDED DAMAGES INCLUDE, BUT ARE NOT LIMITED TO, COST OF REMOVAL OR REINSTALLATION, ANCILLARY COSTS TO THE PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES, RETESTING, OUTSIDE COMPUTER TIME, LABOR COSTS, LOSS OF GOODWILL, LOSS OF PROFITS, LOSS OF SAVINGS, LOSS OF USE, LOSS OF DATA, OR BUSINESS INTERRUPTION. NO CLAIM, SUIT OR ACTION SHALL BE BROUGHT AGAINST TI MORE THAN TWELVE (12) MONTHS AFTER THE EVENT THAT GAVE RISE TO THE CAUSE OF ACTION HAS OCCURRED.

8.2 **Specific Limitations.** IN NO EVENT SHALL TI'S AGGREGATE LIABILITY FROM ANY USE OF AN EVM PROVIDED HEREUNDER, INCLUDING FROM ANY WARRANTY, INDEMNITY OR OTHER OBLIGATION ARISING OUT OF OR IN CONNECTION WITH THESE TERMS, EXCEED THE TOTAL AMOUNT PAID TO TI BY USER FOR THE PARTICULAR EVM(S) AT ISSUE DURING THE PRIOR TWELVE (12) MONTHS WITH RESPECT TO WHICH LOSSES OR DAMAGES ARE CLAIMED. THE EXISTENCE OF MORE THAN ONE CLAIM SHALL NOT ENLARGE OR EXTEND THIS LIMIT.

9. **Return Policy:** Except as otherwise provided, TI does not offer any refunds, returns, or exchanges. Furthermore, no return of EVM(s) will be accepted if the package has been opened and no return of the EVM(s) will be accepted if they are damaged or otherwise not in a resalable condition. If User feels it has been incorrectly charged for the EVM(s) it ordered or that delivery violates the applicable order, User should contact TI. All refunds will be made in full within thirty (30) working days from the return of the component(s), excluding any postage or packaging costs.

10. **Governing Law:** These terms and conditions shall be governed by and interpreted in accordance with the laws of the State of Texas, without reference to conflict-of-laws principles. User agrees that non-exclusive jurisdiction for any dispute arising out of or relating to these terms and conditions lies within courts located in the State of Texas and consents to venue in Dallas County, Texas. Notwithstanding the foregoing, any judgment may be enforced in any United States or foreign court, and TI may seek injunctive relief in any United States or foreign court.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2017, Texas Instruments Incorporated
IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ("TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT. AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include, without limitation, TI’s standard terms for semiconductor products http://www.ti.com/sc/docs/stdterms.htm), evaluation modules, and samples (http://www.ti.com/sc/docs/sampterms.htm).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2017, Texas Instruments Incorporated