# LMK04368EPEVM User's Guide



### **ABSTRACT**

The LMK04368EPEVM (EVM) is designed to evaluate the performance and features of the LMK04368-EP high performance Ultra-Low-Noise JESD204B Dual-Loop Clock Jitter Cleaner from Texas Instruments. The user's guide describes how to set up and operate the EVM. The LMK04368-EP device on each EVM is an Engineering Model, intended for engineering evaluation only.

# **Table of Contents**

| 1 Evaluation Board Kit Contents             | 2  |
|---------------------------------------------|----|
| 2 Quick Start                               | 2  |
| 2.1 Quick Start Description                 | 2  |
| 3 PLL Loop Filters and Loop Parameters      | 4  |
| 3.1 PLL1 Loop Filter                        | 4  |
| 3.2 PLL2 Loop Filter                        | 4  |
| 4 Default TICS Pro Mode                     | 5  |
| 5 Using TICS Pro to Program the LMK04368-EP | 5  |
| 5.1 Start TICS Pro Application              |    |
| 5.2 Select Device                           | 5  |
| 5.3 Program the Device                      | 6  |
| 5.4 Restoring a Default Mode                | 6  |
| 5.5 Visual Confirmation of Frequency Lock   |    |
| 5.6 Enable Clock Outputs                    |    |
| 6 Evaluation Board Inputs and Outputs       |    |
| 7 Recommended Test Equipment                |    |
| 8 Schematics                                |    |
| 9 Bill of Materials                         |    |
| A USB2ANY Firmware Upgrade                  |    |
| B TICS Pro Usage                            |    |
| 11.1 Communication Setup                    | 25 |
| 11.2 User Controls                          | 26 |
| 11.3 Raw Registers Page                     | 27 |
| 11.4 Set Modes Page                         |    |
| 11.5 Holdover Page                          | 29 |
| 11.6 CLKinX Control Page                    |    |
| 11.7 PLL1 and 2 Page                        | 31 |
| 11.8 SYNC / SYSREF Page                     |    |
| 11.9 Clock Outputs Page                     |    |
| 11.10 Other Page                            |    |
| 11 11 Burst Mode Page                       | 35 |

### **Trademarks**

PLLatinum<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.



# 1 Evaluation Board Kit Contents

Table 1-1 lists the components found in the evaluation board kit.

**Table 1-1. EVM Contents** 

| HSDC141          |                                              |  |  |
|------------------|----------------------------------------------|--|--|
| Evaluation Board | LMK04368EPEVM Evaluation Board with VCXO (1) |  |  |
| USB cable        | USB Cable A Plug to Micro B Plug cable (1)   |  |  |

### 2 Quick Start



Figure 2-1. Quick Start Diagram

Related information: http://www.ti.com/tool/ticspro-sw

# 2.1 Quick Start Description

The LMK04368EP EVM allows full verification of the device functionality and performance specifications. To quickly set up and operate the board with basic equipment, refer to the quick start procedure below and test setup shown in Figure 2-1.

1. Connect a voltage of 4.5 V to the  $V_{CC}$  SMA connector or terminal block. The LMK04368-EP and onboard VCXO operate at 3.3 V provided by the onboard TPS7A4701-EP LDO and LP5900 LDO, respectively.

www.ti.com Quick Start

2. Connect a reference clock to the CLKin1\* port from a signal generator or other source. Use 122.88 MHz for the default configuration.

- 3. Connect a USB Cable A Plug to Micro B Plug cable to a PC and the USB connector (J45) at EVM.
- 4. Program the device with TICS Pro. TICS Pro is available for download at: http://www.ti.com/tool/ticspro-sw.
  - a. Select *LMK04368-EP* from the *Select Device* menu. Click *Select Device* → *Clock Generator/Jitter Cleaner (Dual Loop)*.
  - b. Select USB2ANY mode from the Communication Setup window. To access this, select USB communications → Interface. Click Identify to confirm that the PC to USB communication is working.
     A blinking green LED on the USB2ANY indicates the PC is able to communicate through the USB2ANY.
  - c. Select a default mode from the *Default Configuration* menu. For the quick start, use: CLKin1 122.88 MHz, OSCin 122.88 MHz, VCO1 2949.12 MHz.
  - d. Press Ctrl+L at least once to load all registers. Alternatively, click the USB communications → Write All Registers menu, the Write All Registers button on toolbar, or the Raw Registers page (see Section 11.3).
- 5. Measurements may be made at an active CLKout port through the SMA connector.

### 2.1.1 Clock Outputs Page Description

Clock outputs are grouped in pairs. This description applies for all clock outputs on the *Clock Outputs* page of the TICS Pro GUI (see Section 11.9).



Figure 2-2. Clock Outputs Page Description Diagram

- 1. SYNC DISX: Prevent the divider from being reset by SYNC/SYSREF path.
- 2. DCLKX\_Y\_DIV: Divide value for the device clock. If set to 1, then DCLKX\_Y\_DCC (DCC & HS) must = 1.
- 3. DDLYdX\_EN: Enable dynamic digital delay for this divider.
- 4. DCLKX Y HSg PD: If clear, glitchless half-step adjustments are enabled.
- 5. DCLKX Y HS: Set half step for this divider. DCLKX Y DCC (DCC & HS) must = 1.
- 6. DCLKX Y DDLY PD: If clear, the digital delay value is assured when a SYNC occurs.
- DCLKX\_Y\_DDLY: The digital delay value to be used when a SYNC occurs.
- 8. DCLKX Y PD: Power down the device clock divider and path.
- 9. DCLKX\_Y\_DCC: Enable duty cycle correct and half-step for this device clock divider.
- 10. DCLKX\_Y\_POL: If set, polarity of device clock is inverted.
- 11. DCLKX Y BYP: If set, the device clock divider is bypassed for CLKoutX and #15 must be CML.
- 12. CLKoutX SRC MUX: Select device clock or SYSREF clock path for CLKoutX.
- 13. CLKoutX\_Y\_IDL: Increase input drive level to improve noise floor at cost of power (approximately 2 mA).
- 14. SYSREF\_GBL\_PD: Set the conditional for SCLKX\_Y\_DIS\_MODE registers.
- 15. CLKoutX FMT: Set the clock output format for CLKoutX.
- 16. CLKoutX\_Y\_ODL: Increase output drive level to improve noise floor at cost of power (approximately 3 mA). No effect for CLKoutX in bypass mode.
- 17. CLKoutX\_Y\_PD: Power down the entire CLKoutX\_Y clock pair.
- 18. SCLKX\_Y\_DDLY: The SYSREF clock digital delay setting.

Quick Start www.ti.com

- 19. SCLKX Y HS: Set half step for the SYSREF output.
- 20. SCLKX Y ADLY EN: Enable analog delay for the SYSREF clock path.
- 21. SCLKX Y ADLY: If enabled, set the analog delay for the SYSREF clock path.
- 22. SCLKX Y PD: Power down the SYSREF clock path.
- 23. SCLKX Y POL: If set, polarity of SYSREF output clock is inverted.
- 24. CLKoutY SRC MUX: Select device clock or SYSREF clock path for CLKoutY.
- 25. SCLKX\_Y\_DIS\_MODE: Set the output state of output clock drivers for the SYSREF clock. For values of 1 and 2 works in conjunction with control on this list #14, SYSREF GBL PD.
- 26. CLKoutY FMT: Set the clock output format for CLKoutY.
- 27. Clock output frequency for CLKoutX and CLKoutY.

# 2.1.2 TICS Pro Tips

Mousing over different controls will display a help prompt with the register address, the data bit location and length, and a brief register description in the lower-left *Context* help pane.

You can set a register equal to 0 or uncheck a register's checkbox to perform the same action. Similarly, setting a register equal to 1 is the same as checking that register's checkbox.

# 3 PLL Loop Filters and Loop Parameters

In jitter cleaning applications that use a cascaded or dual PLL architecture, the first PLL's purpose is to substitute the phase noise of a low-noise oscillator (VCXO) for the phase noise of a dirty reference clock. The first PLL is typically configured with a narrow loop bandwidth to minimize the impact of the reference clock phase noise. The reference clock consequently serves only as a frequency reference rather than a phase reference.

The loop filters on the LMK04368EPEVM evaluation board are set up using the approach above. The loop filter for PLL1 has been configured for a narrow loop bandwidth (< 1 kHz). The specific loop bandwidth values depend on the phase noise performance of the oscillator mounted on the board. Table 3-1 and Table 3-2 contain the parameters for PLL1 and PLL2 for each oscillator option.

TI's PLLatinum<sup>™</sup> Simulation tool can be used to optimize PLL phase noise/jitter for given specifications. See http://www.ti.com/tool/pllatinumsim-sw for more information.

#### 3.1 PLL1 Loop Filter

Table 3-1. PLL1 Loop Filter Parameters for Crystek 122.88 MHz VCXO

| 122.88 MHz VCXO PLL <sup>(1)</sup>       |                       |                       |                       |  |
|------------------------------------------|-----------------------|-----------------------|-----------------------|--|
| Phase Margin 50° Kφ (Charge Pump) 450 μA |                       |                       |                       |  |
| Loop Bandwidth                           | 14 Hz                 | Phase Detector Freq   | 1.024 MHz             |  |
| VCO Gain 2.5 kHz/V                       |                       |                       |                       |  |
| Reference Clock Frequency                | 122.88 MHz            | Output Frequency      | 122.88 MHz (To PLL 2) |  |
| Loop Filter Components                   | LF1_C1 (C31) = 100 nF | LF1_C2 (C14) = 680 nF | LF1_R2 (R44) = 39 kΩ  |  |

<sup>(1)</sup> Loop Bandwidth is a function of Kφ, Kvco, N as well as loop components. Changing Kφ and N will change the loop bandwidth.

## 3.2 PLL2 Loop Filter

Table 3-2. Integrated VCO PLL

| LMK04368-EP |                                   | LIMIT                                                                                                |
|-------------|-----------------------------------|------------------------------------------------------------------------------------------------------|
| VCO0        | VCO1                              | UNIT                                                                                                 |
| 0.0         | 47                                | nF                                                                                                   |
| 3.          | 9                                 | nF                                                                                                   |
| 0.0         | nF                                |                                                                                                      |
| 0.01        |                                   | nF                                                                                                   |
| 0.62        |                                   | kΩ                                                                                                   |
| 0.          | kΩ                                |                                                                                                      |
| 0.2         |                                   | kΩ                                                                                                   |
| 3.          | 2                                 | mA                                                                                                   |
|             | VCO0  0.0  3.  0.0  0.0  0.0  0.0 | VCO0         VCO1           0.047         3.9           0.03         0.01           0.62         0.2 |

www.ti.com Default TICS Pro Mode

Table 3-2. Integrated VCO PLL (continued)

| PARAMETER <sup>(1)</sup> | LMK04  | LIMIT   |         |
|--------------------------|--------|---------|---------|
|                          | VCO0   | VCO1    | UNIT    |
| Phase Detector Frequency | 122.88 |         | MHz     |
| Frequency                | 2457.6 | 2949.12 | MHz     |
| Kvco                     | 13.0   | 25.0    | MHz/V   |
| N                        | 20     | 24      |         |
| Phase Margin             | 68 71  |         | degrees |
| Loop Bandwidth           | 210    | 326     | kHz     |

<sup>(1)</sup> PLL Loop Bandwidth is a function of Kφ, Kvco, N as well as loop components. Changing Kφ and N will change the loop bandwidth.

#### 4 Default TICS Pro Mode

TICS Pro saves the state of the selected LMK04368-EP device when exiting the software. Table 4-1 lists the default mode for the software. To ensure a common starting point, go to the *Default Configuration* menu and select the appropriate device configuration for your device.

Table 4-1. Default TICS Pro Modes for the LMK04368-EP

| DEFAULT TICS PRO MODE                                    | DEVICE MODE            | CLKin FREQUENCY | OSCin FREQUENCY |
|----------------------------------------------------------|------------------------|-----------------|-----------------|
| CLKin1 122.88 MHz, OSCin<br>122.88 MHz, VCO1 2949.12 MHz | Dual PLL, Internal VCO | 122.88 MHz      | 122.88 MHz      |



Figure 4-1. Selecting a Default Mode for the LMK04368-EP Device

### 5 Using TICS Pro to Program the LMK04368-EP

This section will demonstrate how to use TICS Pro. For more information on using TICS Pro, refer to Appendix A. TICS Pro is available for download at http://www.ti.com/tool/ticspro-sw.

Before proceeding, be sure to follow the instructions in Section 2 to ensure proper hardware connections.

### 5.1 Start TICS Pro Application

Click Start  $\rightarrow$  Programs  $\rightarrow$  Texas Instruments  $\rightarrow$  TICS Pro.

The TICS Pro program is installed by default to the Texas Instruments application group.

### 5.2 Select Device

Click Select Device → Clock Generator/Jitter Cleaner (Dual Loop) → LMK04368-EP.

After start-up, the TICS Pro will load to the last used device. A recent history of used devices can be quickly accessed under the *File* menu. To load a new device, click *Select Device* from the menu bar, select the subgroup, then select the device to load.





Figure 5-1. Selecting the LMK04368-EP

## 5.3 Program the Device

To program, press Ctrl+L.

Alternatively, click USB communications  $\rightarrow$  Write All Registers from the menu to program the device to the current state of the register map to the device. Ctrl+L is the accelerator key assigned to the Write All Registers option and is very convenient.



Figure 5-2. Loading the Device

After the device is initially loaded, TICS Pro will automatically program changed registers, so it is not necessary to reload the device upon subsequent changes in the device configuration. It is possible to disable this functionality by ensuring there is no checkmark by the *Options* → *AutoUpdate*.

A default mode will be restored in the next step, therefore this step is not necessary. It is included, however, to emphasize the importance of pressing Ctrl+L to load the device at least once after starting TICS Pro, restoring a mode, or restoring a saved setup using the *File* menu.

See TICS Pro instructions located at http://www.ti.com/tool/ticspro-sw/.

# 5.4 Restoring a Default Mode

Click Default configuration  $\rightarrow$  CLKin1 122.88 MHz, OSCin 122.88 MHz, VCO1 2949.12 MHz. Press Ctrl+L to restore the default configuration.



Figure 5-3. Setting the Default Configuration for LMK04368-EP

S LMK04368EPEVM User's Guide SNAU283 – OCTOBER 2022 Submit Document Feedback



For the purpose of this walkthrough, a default mode will be loaded to ensure a common starting point. This is important because when TICS Pro is closed, the software remembers the last settings used for a particular device. Again, remember to press *Ctrl+L* as the first step after loading a default mode.

### 5.5 Visual Confirmation of Frequency Lock

After a default mode is restored and loaded, LED D1 and D2 must illuminate when PLL1 and PLL2 are locked to the reference clock applied to CLKin1. This assumes PLL1\_LD\_MUX = PLL1\_DLD, PLL2\_LD\_MUX = PLL2\_DLD, and PLLX\_LD\_TYPE = Output (Push-Pull).

### 5.6 Enable Clock Outputs

The LMK04368-EP offers programmable clock output buffer formats, the evaluation board is shipped with pre-configured output terminations. Refer to Table 6-1 to see the list of output formats available and what output formats your hardware is configured for out of the factory.

To measure phase noise at one of the clock outputs (for example, CLKout0):

- 1. Go to the Clock Outputs page (Section 11.9).
- 2. Uncheck CLKoutX Y PD in the Clock Output box to enable the channel.
- 3. Set the following as needed:
  - a. For Device Clock:
    - i. DCLKX Y PD = 0 in Clock Mode Select box
    - ii. Set Bypass Div (DCLKX\_Y\_BYP) or Clock Divider (DCLK0\_1\_DIV) as desired for device clock frequency:
      - 1. If bypass mode is set, CLKoutX must be set to a CML output format. Bypass mode is not available on CLKoutY.
      - 2. If Clock Divider = 1, then DCLKX Y DCC must be set for clock output.
    - iii. Phase of the device clock can be adjusted with:
      - 1. Static Digital delay (DCLKX\_Y\_DDLY) after a SYNC. Digital Delay (DCLKX\_Y\_DDLY\_PD) must be powered up.
      - Dynamic Digital delay (DDLYdX\_EN), then programming DDLYd\_STEP\_CNT. Digital Delay (DCLKX\_Y\_DDLY\_PD) must be powered up. Press the Send button at top-right of Clock Outputs window to program the DDLYd\_STEP\_CNT field multiple times.
      - Half Step bit (DCLKX\_Y\_HS) if DCC & HS (DCLKX\_Y\_DCC) is set.
      - 4. The Polarity bit (DCLKX\_Y\_POL)
    - Select the device clock for CLKoutX or CLKoutY with CLKout#\_SRC\_MUX = 0 (Device Clock) as desired.
  - b. While the phase noise of a SYSREF Clock is typically not of concern, to configure an output for SYSREF:
    - i. SCLKX Y PD = 0 in Clock Mode Select box
    - ii. Phase of the SYSREF clock can be adjusted:
      - 1. Local digital delay can be set with SCLKX\_Y\_DDLY.
      - 2. Local analog delay can be set by enabling with ADLY\_EN = 1 (SCLKX\_Y\_ADLY\_EN) and then setting SCLKX\_Y\_ADLY to the desired time delay.
      - 3. Global digital delay can be set with SYSREF\_DDLY, but this delay change will take effect only after a SYNC.
    - iii. Enable SYSREF outputs globally. The necessary bits depend upon the type of SYSREF to be enabled. For a simple continuous SYSREF (not recommended in final application due to extra power consumption and crosstalk), set SYSREF\_PD = 0, SYSREF\_MUX = 0x03 (Continuous), and SYNC\_DISSYSREF = 1.

iv. Select the SYSREF clock for CLKoutX or CLKoutY with CLKout#\_SRC\_MUX = 1 (SYSREF) as desired.



Figure 5-4. Setting Digital Delay, Clock Divider, Analog Delay, and Output Format

- 4. Depending on the configured output type, the clock output SMAs can be interfaced to a test instrument with a single-ended,  $50-\Omega$  input as follows:
  - a. For LVDS:
    - i. A balun (like ADT2-1T or a high-quality Prodyn BIB-100G) is recommended for differential-to-single-ended conversion.
  - b. For LVPECL:
    - i. A balun can be used, or
    - ii. One side of the LVPECL signal can be terminated with a  $50-\Omega$  load and the other side can be run single-ended to the instrument.
  - c. For HSDS:
    - i. A balun (like ADT2-1T or high-quality Prodyn BIB-100G) is recommended for differential-to-single-ended conversion.
  - d. For CML:
    - i. A balun can be used, or
    - ii. One side of the CML signal can be terminated with a  $50-\Omega$  load and the other side can be run single-ended to the instrument.
  - e. For LVCMOS:
    - i. Connect the LVCMOS signal to measurement equipment as desired. If an output of a pair is not used, TI recommends leaving the output floating close to the IC. Alternatively, place a  $50-\Omega$  termination at the end of an unused trace.
- 5. The phase noise may be measured with a spectrum analyzer or signal source analyzer.



# **6 Evaluation Board Inputs and Outputs**

Table 6-1 contains descriptions of the inputs and outputs for the evaluation board. Additionally, some applicable TICS Pro programming controls are noted for convenience.

Table 6-1. Description of Evaluation Board Inputs and Outputs

| CONNECTOR NAME                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | le 6-1. Description of Evaluation SIGNAL TYPE, INPUT/OUTPUT |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RIPTION                               |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--|
| Clock Outputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                             | Clock outputs with programmable output buffers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                       |  |
| Populated: CLKout0_P(J1),                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                             | The output terminations by defaul shown here:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | · · · · · · · · · · · · · · · · · · · |  |
| CLKout0_N(J2),                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                             | Clock Output Pair                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Default Board Termination             |  |
| CLKout1_P(J3),                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                             | CLKout0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | LVPECL / LCPECL, 240 Ω                |  |
| CLKout1_N(J4),                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                             | CLKout1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | LVPECL / LCPECL, 240 Ω                |  |
| CLKout2_P(J6),                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <u>'</u>                              |  |
| CLKout2_N(J5),                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                             | CLKout2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | LVPECL / LCPECL, 120 Ω                |  |
| CLKout3_P(J8),                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                             | CLKout3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | LVPECL / LCPECL, 120 Ω                |  |
| CLKout3_N(J7),                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                             | CLKout4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | CML, 68 nH - 20 Ω                     |  |
| CLKout4_P(J9),                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                             | CLKout5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | CML, 50 Ω to Vcc                      |  |
| CLKout4_N(J10),<br>CLKout5_P(J12),                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                             | CLKout6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | CML, 68 nH - 20 Ω                     |  |
| CLKout5_N(J11),                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                             | CLKout7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | CML, 50 $\Omega$ to Vcc               |  |
| CLKout6_P(J13),                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                             | CLKout8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | LVDS / HSDS                           |  |
| CLKout6_N(J14),                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Anaiog, Output                                              | CLKout9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | LVDS / HSDS                           |  |
| CLKout7_P(J16), CLKout7_N(J15), CLKout8_P(J17), CLKout8_N(J18), CLKout9_P(J20), CLKout9_N(J19)  Not Populated: CLKout10_P(J21), CLKout10_N(J22), CLKout11_P(J24), CLKout11_N(J23), CLKout12_P(J25), CLKout12_N(J26), CLKout13_N(J27)                                                                                                                                                                                                                                                                                                           |                                                             | Each CLKout pair has a programmable LVDS, LVPECL, LCPECL, HSDS, CML, or LVCMOS buffer. The output buffer type can be selected in the TICS Pro under the <i>Clock Outputs</i> page (Section 11.9) through the CLKoutX_FMT control. All clock outputs are ACcoupled to allow safe testing with RF test equipment. If an output pair is programmed to LVCMOS, each output can be independently configured (normal, inverted, or off/tri-state). Best performance/EM reduction is achieved by using a complementary output mode like Norm/Inv. TI does NOT recommend using Norm/Norm or Inv/Inv mode. |                                       |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                             | Buffered outputs of OSCin port.  The output terminations on the evaluation board are shown here.:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                       |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                             | OSC Output Pair                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Default Board Termination             |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                             | OSCout                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | LVPECL, 240 Ω                         |  |
| OSCout P(J29) OSCout_P(J29) OSCout_N(J30)  Analog, Output  Analog, Output  OSCout_N(J30)  Analog, Output  OSCout_Shar a programmable LVDS, LVPECL, obuffer. The OSCout buffer type can be selected Pro under the Clock Outputs page (Section 11.9 OSCout_FMT control. OSCout is AC-coupled to allow safe testing with If OSCout is programmed as LVCMOS, each ou independently configured (normal, inverted, invested). Best performance/EMI reduction is achied complementary output mode like Norm/Inv. TI dusing Norm/Norm or Inv/Inv mode. |                                                             | DS, LVPECL, or LVCMOS output an be selected in the TICS are (Section 11.9) through the afe testing with RF test equipment. MOS, each output can be I, inverted, inverted, and off/triuction is achieved by using a Norm/Inv. TI does NOT recommend                                                                                                                                                                                                                                                                                                                                                |                                       |  |



**Table 6-1. Description of Evaluation Board Inputs and Outputs (continued)** 

| Table 6-1. Description of Evaluation Board Inputs and Outputs (continued)                            |                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|------------------------------------------------------------------------------------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| CONNECTOR NAME                                                                                       | SIGNAL TYPE, INPUT/OUTPUT | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| Power VccEXT(J39/J40/TP13) Vcc(TP12)                                                                 | Power, Input              | Main power supply input for the evaluation board. The LMK04368EPEVM default is setup to use the TPS7A4701-EP voltage regulator. This is a space grade (SEP) voltage regulator. 0-Ω resistors R93, R98 and R104 can be re-configured to route power through the on-board EP grade LDO, the TPS7A4701-EP. The LMK04368-EP contains internal voltage regulators for the VCO and other internal blocks. The clock outputs do not have an internal regulator, so a clean power supply with sufficient output current capability is required for optimal performance. If using an external voltage please ensure the voltage is filtered to get the best performance on the outputs.  Apply power to either Vcc SMA(J39) or terminal block(J40), but not both.                        |  |  |
| Clock Inputs CLKin0_P(J32), CLKin0_N(J31), CLKin1_P(J34), CLKin1_N(J33) OSCout_P(J29), OSCout_N(J30) | Analog, Input             | Reference Clock Inputs for PLL1 or PLL1 (CLKin0, CLKin1, CLKin2) CLKin1_N is configured by default for a single-ended reference clock input from a 50- $\Omega$ source. The non-driven input pin CLKin1_P can be configured as R15 - DNI and R216 replace with 0- $\Omega$ resistor. CLKin0 is configured by default for a differential reference clock input from a 50- $\Omega$ source. CLKin1 is the default reference clock input selected in the TICS Pro. If OSCout is to be used as a CLKin2, then the PCB must be updated to operate as an input instead of an output. Clock Distribution with Fin0 or CLKin1/Fin1 Fin0 and CLKin1 (Fin1) are shared for use as an RF Input for Clock                                                                                   |  |  |
| Fin0_P(J37),<br>Fin0_N(J38)                                                                          |                           | Distribution mode or for an external VCO mode.  External Feedback Input (FBCLKin) for 0-Delay  CLKin1 is shared for use as an external feedback clock input  (FBCLKin) to PLL1 N or PLL2 N for 0-delay mode. Refer to the  LMK04368-EP data sheet for more details on using 0-delay mode  with the evaluation board and the evaluation board software.                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| OSCin, PLL2 reference/PLL1 feedback OSCin_P(J36), OSCin_N(J35)                                       | Analog, Input             | Feedback VCXO clock input to PLL1 and Reference clock input to PLL2.  The single-ended output of the onboard VCXO (Y1/Y2) drives the OSCin_N input of the device and the OSCin_P input of the device is connected to GND with 0.1 μF. VCXO Y1 and Y2 may also be used with differential VCXOs.  An external VCXO may be optionally attached through these SMA connectors with minor modification to the components going to the OSCin pins of device.  A single-ended or differential signal may be used to drive the OSCin pins and must be AC coupled. If operated in single-ended mode, the unused input must be connected to GND with 0.1 μF.  Refer to the LMK04368-EP data sheet <i>Electrical Characteristics</i> table for PLL2 Reference Input (OSCin) specifications. |  |  |
| VCO Tuning Voltages<br>VTUNE1 (TP1/J41)<br>VTUNE2 (TP2/J42)                                          | Analog, Input/Output      | Tuning voltage output from the loop filter for PLL1 and PLL2 of the LMK04368-EP. If an external VCXO is used, this tuning voltage can be connected to the voltage control pin of the external VCXO. The default board does not come with J41 and J42 populated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |



Table 6-1. Description of Evaluation Board Inputs and Outputs (continued)

| CONNECTOR NAME                                                                                                                | I. Description of Evaluation I<br>SIGNAL TYPE, INPUT/OUTPUT | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | •           | RIPTION                                                                                                                                                                                                                        |
|-------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| USB Connector                                                                                                                 |                                                             | USB connector to program onboard USB2ANY device and configure the LMK04368-EP device through SPI interface. SPI signals include SDIO (TP11), SCK (TP8) and CS* (TP4) test points. The programmable logic I/O signals accessible through this header include: RESET (TP16), SYNC (TP10/J46), CLKin_SEL0 (TP9), and CLKin_SEL1 (TP5).                                                                                                                                                                                                                                                                                                |             |                                                                                                                                                                                                                                |
| USB connector (J45) SPI / GPIO Test points SDIO (TP11), SCK (TP8), CS* (TP4), CLKin_SEL0(TP9), CL Kin_SEL1(TP5). RESET(TP16), | CMOS, Input/Output                                          | Input Clock Switching – Pin Select Mode  By default CLKin_SEL0 and CLKin_SEL1 are input pins.  To enable input clock switching, CLKin_SEL_AUTO_EN =  0, CLKin_SEL_PIN_EN = 1, CLKin_SEL_PIN_POL = 0, and  Status_CLKinX_TYPE must be 0 to 3 (pin enabled as an input).  When CLKin_SEL_AUTO_EN = 0 and CLKin_SEL_PIN_EN = 1, the  Status_CLKinX pins select which clock input is active as follows:                                                                                                                                                                                                                                |             |                                                                                                                                                                                                                                |
|                                                                                                                               |                                                             | CLKin_SEL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CLKin_SEL10 | Active Clock                                                                                                                                                                                                                   |
|                                                                                                                               |                                                             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0           | CLKin0                                                                                                                                                                                                                         |
|                                                                                                                               |                                                             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1           | CLKin1                                                                                                                                                                                                                         |
|                                                                                                                               |                                                             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0           | CLKin2                                                                                                                                                                                                                         |
|                                                                                                                               |                                                             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1           | Holdover                                                                                                                                                                                                                       |
| SYNC<br>SYNC (TP10/J46)                                                                                                       | CMOS, Input/Output                                          | Programmable status I/O pin. By default, set as an input pin for synchronize the clock outputs with a fixed and known phase relationship between each clock output selected for SYNC. A SYI event also causes the digital delay values to take effect. SYNC/SYSREF_REQ pin forces the SYSREF_MUX into SYSRE Continuous mode (0x03) when SYSREF_REQ_EN = 1. SYNC/SYSREF_REQ pin can hold outputs in a low state, depend on system configuration. SYNC_POL adjusts for active low or act high control.  A SYNC event can also be programmed by toggling the SYNC_POL_INV bit in the SYNC/SYSREF page (Section 11.8) in the TICS Pro. |             | with a fixed and known phase utput selected for SYNC. A SYNC / values to take effect. he SYSREF_MUX into SYSREF /SREF_REQ_EN = 1. d outputs in a low state, depending OL adjusts for active low or active mmed by toggling the |
| Status LEDs<br>Status_LD1(TP6),<br>Status_LD2(TP7)                                                                            | CMOS, Input/Output                                          | Programmable status output pin. By default, Status_LD1 and Status_LD2 are set to output the digital lock detect status signal for PLL1 and the digital lock detect status signal for PLL2, respectively. By the default TICS Pro configuration, LEDs will illuminate green when lock is detected (output is high) and turn off when lock is lost (output is low).                                                                                                                                                                                                                                                                  |             |                                                                                                                                                                                                                                |



# 7 Recommended Test Equipment

# **Power Supply**

The power supply must be a low-noise power supply, particularly when the devices on the board are being directly powered (onboard LDO regulators bypassed).

### Phase Noise / Spectrum Analyzer

TI recommends that an Agilent E5052 Signal Source Analyzer or comparable test equipment is used to measure phase noise and RMS jitter.

# Oscilloscope

To measure the output clocks AC performance, such as rise time or fall time, propagation delay, or skew, TI suggests using a real-time oscilloscope with 8+ GHz analog input bandwidth with  $50-\Omega$  inputs. To evaluate clock synchronization or phase alignment between multiple clock outputs, TI recommends using phase-matched,  $50-\Omega$  cables to minimize external sources of skew or other errors/distortion that may be introduced if using oscilloscope probes.

www.ti.com Schematics

# 8 Schematics

The components on the EVM can be found on the following schematic by searching for their reference designators.



Figure 8-1. Schematic - LMK04368-EP



Schematics www.ti.com



Figure 8-2. Schematic - Power Supply



Figure 8-3. Schematic - Digital





Figure 8-4. Schematic - Clock Outputs 1 of 2



Figure 8-5. Schematic - Clock Outputs 2 of 2



# 9 Bill of Materials

# Table 9-1. Bill of Materials (BOM)

| Designator                                                                                                                                                                                        | Description                                                    | PartNumber           | PackageReference | Manufacturer     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------|------------------|------------------|
| C1, C8, C33, C101, C102, C103                                                                                                                                                                     | CAP, CERM, 10 uF, 16 V, +/- 20%,<br>X7R, 0805                  | EMK212BB7106MG-T     | 0805             | Taiyo Yuden      |
| C2, C9, C37, C108                                                                                                                                                                                 | CAP, CERM, 1 μF, 16 V, +/- 10%,<br>X7R, AEC-Q200 Grade 1, 0603 | CGA3E1X7R1C105K080AC | 0603             | TDK              |
| C3, C4                                                                                                                                                                                            | CAP, CERM, 100 pF, 50 V, +/- 5%, C0G/NP0, 0402                 | 500R07N101JV4T       | 0402             | MuRata           |
| C7, C13, C20, C30, C31                                                                                                                                                                            | CAP, CERM, 0.1 uF, 25 V, +/- 5%,<br>X7R, 0603                  | C0603C104J3RACTU     | 0603             | Kemet            |
| C10                                                                                                                                                                                               | CAP, CERM, 3900 pF, 100 V, +/- 5%, X7R, 0603                   | 06031C392JAT2A       | 0603             | AVX              |
| C12                                                                                                                                                                                               | CAP, CERM, 47 pF, 50 V, +/- 5%,<br>C0G/NP0, 0603               | C0603C470J5GACTU     | 0603             | Kemet            |
| C14                                                                                                                                                                                               | 0.68µF ±10% 10V Ceramic<br>Capacitor X7R 0603 (1608 Metric)    | CC0603KRX7R6BB684    | 0603             | Yageo            |
| C15                                                                                                                                                                                               | CAP, CERM, 0.1 uF, 16 V, +/- 10%,<br>X7R, 0603                 | C0603C104K4RACTU     | 0603             | Kemet            |
| C16, C19, C27, C29, C32, C36,<br>C51, C52, C53, C54, C55, C56,<br>C57, C58, C59, C60, C61, C62,<br>C63, C64, C65, C66, C67, C68,<br>C69, C70, C71, C72, C73, C74,<br>C75, C76, C77, C78, C79, C80 | CAP, CERM, 0.1 μF, 10 V, +/- 10%,<br>X7R, 0402                 | C0402C104K8RACTU     | 0402             | Kemet            |
| C21                                                                                                                                                                                               | CAP, CERM, 100 pF, 50 V, +/- 5%, C0G/NP0, 0603                 | C0603C101J5GACTU     | 0603             | Kemet            |
| C24, C28                                                                                                                                                                                          | CAP, CERM, 10 uF, 10 V, +/- 10%,<br>X7R, 0805                  | GCM21BR71A106KE22L   | 0805             | MuRata           |
| C25                                                                                                                                                                                               | CAP, CERM, 2200 pF, 50 V, +/- 10%,<br>X7R, 0603                | C0603C222K5RACTU     | 0603             | Kemet            |
| C26                                                                                                                                                                                               | CAP, CERM, 82 pF, 50 V, +/- 10%, C0G/NP0, 0603                 | C0603C820K5GACTU     | 0603             | Kemet            |
| C39                                                                                                                                                                                               | CAP, CERM, 2.2 uF, 16 V, +/- 20%,<br>X5R, 0603                 | 885012106018         | 0603             | Wurth Elektronik |

www.ti.com

| Designator                                  | Description                                                    | PartNumber         | PackageReference           | Manufacturer     |
|---------------------------------------------|----------------------------------------------------------------|--------------------|----------------------------|------------------|
| C40                                         | CAP, CERM, 3300 pF, 50 V, +/- 10%,<br>X7R, 0603                | 885012206086       | 0603                       | Wurth Elektronik |
| C41, C42                                    | CAP, CERM, 30 pF, 50 V, +/- 5%, C0G/NP0, 0603                  | 06035A300JAT2A     | 0603                       | AVX              |
| C43, C45                                    | CAP, CERM, 1 uF, 16 V, +/- 10%,<br>X7R, 0603                   | 885012206052       | 0603                       | Wurth Elektronik |
| C44, C48, C49, C50                          | CAP, CERM, 0.1 uF, 16 V, +/- 10%,<br>X7R, 0603                 | 885012206046       | 0603                       | Wurth Elektronik |
| C46                                         | CAP, CERM, 2200 pF, 16 V, +/- 10%, X7R, 0603                   | 885012206036       | 0603                       | Wurth Elektronik |
| C47, C82                                    | CAP, CERM, 220 pF, 50 V, +/- 5%, C0G/NP0, 0603                 | 06035A221JAT2A     | 0603                       | AVX              |
| C81, C96, C97                               | CAP, CERM, 0.47 uF, 16 V, +/- 10%, X7R, 0603                   | C0603C474K4RACTU   | 0603                       | Kemet            |
| C88, C94, C100                              | CAP, CERM, 0.01 uF, 25 V, +/- 10%, X7R, 0402                   | GCM155R71E103KA37D | 0402                       | MuRata           |
| C95                                         | CAP, CERM, 0.1 uF, 25 V, +/- 10%,<br>X7R, 0603                 | C0603C104K3RACTU   | 0603                       | Kemet            |
| C105, C111, C115, C118                      | CAP, CERM, 0.1 uF, 25 V, +/- 10%,<br>X7R, 0402                 | GRM155R71E104KE14D | 0402                       | MuRata           |
| C107                                        | CAP, CERM, 0.01 uF, 50 V, +/- 5%,<br>X7R, 0603                 | C0603C103J5RACTU   | 0603                       | Kemet            |
| C123, C126, C129, C134, C137                | CAP, CERM, 1 uF, 10 V, +/- 10%,<br>X7S, AEC-Q200 Grade 1, 0402 | GCM155C71A105KE38D | 0402                       | MuRata           |
| D1, D2                                      | LED, Green, SMD                                                | 150141VS73100      | 2.8x1.9x3.2mm              | Wurth Elektronik |
| D3, D4                                      | LED, Red, SMD                                                  | 150141RS73100      | SMD, 2-Leads, Body 3.2x3mm | Wurth Elektronik |
| D5                                          | LED, Green, SMD                                                | LTST-C190GKT       | 1.6x0.8x0.8mm              | Lite-On          |
| FB1, FB2, FB12                              | Ferrite Bead, 120 ohm @ 100 MHz, 0.5 A, 0603                   | BLM18AG121SN1D     | 0603                       | MuRata           |
| FB4, FB5, FB6, FB7, FB8, FB9,<br>FB10, FB11 | Ferrite Bead, 120 ohm @ 100 MHz, 0.4 A, 0402                   | MMZ1005Y121CT000   | 0402                       | TDK              |



| Designator                                                                                                                                          | Description                                                                          | PartNumber       | PackageReference                                | Manufacturer            |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------------------|-------------------------------------------------|-------------------------|
| J1, J2, J3, J4, J5, J6, J7, J8, J9, J10, J11, J12, J13, J14, J15, J16, J17, J18, J19, J20, J29, J30, J31, J32, J33, J34, J35, J36, J37, J38         | Connector, End launch SMA, 50 ohm, SMT                                               | 142-0701-851     | SMA End Launch                                  | Emerson Network Power   |
| J39                                                                                                                                                 | Connector, TH, SMA                                                                   | 142-0701-201     | SMA                                             | Emerson Network Power   |
| J40                                                                                                                                                 | Terminal Block, 5.08mm, 2x1, TH                                                      | 0395443002       | Terminal Block, 5.08mm, 2x1, TH                 | Molex                   |
| J45                                                                                                                                                 | Receptacle, USB 2.0, Micro-USB<br>Type B, R/A, SMT                                   | 10118194-0001LF  | USB-micro B USB 2.0, 0.65mm, 5<br>Pos, R/A, SMT | FCI                     |
| L1, L2, L3, L4                                                                                                                                      | Inductor, Multilayer, Composite, 68<br>nH, 0.15 A, 1.5 ohm, AEC-Q200<br>Grade 1, SMD | MLG1005S68NJTD25 | 0402                                            | TDK                     |
| LBL1                                                                                                                                                | Thermal Transfer Printable Labels, 0.650" W x 0.200" H - 10,000 per roll             | THT-14-423-10    | PCB Label 0.650"H x 0.200"W                     | Brady                   |
| Q1                                                                                                                                                  | MOSFET, N-CH, 50 V, 0.22 A,<br>SOT-23                                                | BSS138           | SOT-23                                          | Fairchild Semiconductor |
| R1, R3, R4, R6, R12, R25, R33,<br>R34, R46, R47, R62, R68, R109,<br>R112, R114, R116, R133, R137,<br>R140, R150, R163, R169, R193,<br>R202          | RES, 0, 5%, 0.063 W, AEC-Q200<br>Grade 0, 0402                                       | CRCW04020000Z0ED | 0402                                            | Vishay-Dale             |
| R5, R15, R23, R26                                                                                                                                   | RES, 18, 5%, 0.063 W, 0402                                                           | CRCW040218R0JNED | 0402                                            | Vishay-Dale             |
| R8, R11, R48, R53                                                                                                                                   | RES, 10, 5%, 0.1 W, AEC-Q200<br>Grade 0, 0603                                        | CRCW060310R0JNEA | 0603                                            | Vishay-Dale             |
| R9                                                                                                                                                  | RES, 100, 1%, 0.063 W, AEC-Q200<br>Grade 0, 0402                                     | CRCW0402100RFKED | 0402                                            | Vishay-Dale             |
| R10, R16, R17, R18, R24, R27,<br>R28, R30                                                                                                           | RES, 270, 5%, 0.063 W, AEC-Q200<br>Grade 0, 0402                                     | CRCW0402270RJNED | 0402                                            | Vishay-Dale             |
| R22, R36, R39, R42, R65, R66,<br>R69, R71, R73, R76, R79, R91,<br>R98, R104, R106, R107, R108,<br>R113, R209, R213, R216, R220,<br>R226, R230, R232 | RES, 0, 5%, 0.1 W, AEC-Q200<br>Grade 0, 0603                                         | CRCW06030000Z0EA | 0603                                            | Vishay-Dale             |
| R38, R49, R105, R123, R160, R176                                                                                                                    | RES, 240, 5%, 0.063 W, AEC-Q200<br>Grade 0, 0402                                     | CRCW0402240RJNED | 0402                                            | Vishay-Dale             |

www.ti.com

| Designator                                                                                    | Description                                       | PartNumber       | PackageReference | Manufacturer    |
|-----------------------------------------------------------------------------------------------|---------------------------------------------------|------------------|------------------|-----------------|
| R41                                                                                           | RES, 620, 5%, 0.1 W, AEC-Q200<br>Grade 0, 0603    | CRCW0603620RJNEA | 0603             | Vishay-Dale     |
| R44                                                                                           | RES, 39 k, 5%, 0.1 W, AEC-Q200<br>Grade 0, 0603   | CRCW060339K0JNEA | 0603             | Vishay-Dale     |
| R45, R52, R54, R75, R88, R89                                                                  | RES, 33, 5%, 0.1 W, AEC-Q200<br>Grade 0, 0603     | CRCW060333R0JNEA | 0603             | Vishay-Dale     |
| R50, R59, R77, R80                                                                            | RES, 270, 5%, 0.1 W, AEC-Q200<br>Grade 0, 0603    | CRCW0603270RJNEA | 0603             | Vishay-Dale     |
| R55                                                                                           | RES, 1.0 M, 5%, 0.1 W, AEC-Q200<br>Grade 0, 0603  | CRCW06031M00JNEA | 0603             | Vishay-Dale     |
| R61                                                                                           | RES, 100, 5%, 0.1 W, AEC-Q200<br>Grade 0, 0603    | CRCW0603270RJNEA | 0603             | Vishay-Dale     |
| R70, R103, R121, R127, R132,<br>R144, R145, R148, R154, R183,<br>R185, R196, R198, R200, R206 | RES, 49.9, 1%, 0.063 W, AEC-Q200<br>Grade 0, 0402 | CRCW040249R9FKED | 0402             | Vishay-Dale     |
| R74                                                                                           | RES, 51 k, 5%, 0.1 W, AEC-Q200<br>Grade 0, 0603   | CRCW060351K0JNEA | 0603             | Vishay-Dale     |
| R81                                                                                           | RES, 330, 5%, 0.1 W, 0603                         | CRCW0603330RJNEA | 0603             | Vishay-Dale     |
| R84                                                                                           | RES, 10 k, 5%, 0.1 W, 0603                        | CRCW060310K0JNEA | 0603             | Vishay-Dale     |
| R86                                                                                           | RES, 33 k, 5%, 0.1 W, AEC-Q200<br>Grade 0, 0603   | CRCW060333K0JNEA | 0603             | Vishay-Dale     |
| R90                                                                                           | RES, 1.5 k, 5%, 0.1 W, AEC-Q200<br>Grade 0, 0603  | CRCW06031K50JNEA | 0603             | Vishay-Dale     |
| R92                                                                                           | RES, 1.2 M, 5%, 0.1 W, AEC-Q200<br>Grade 0, 0603  | CRCW06031M20JNEA | 0603             | Vishay-Dale     |
| R102, R120, R158, R175                                                                        | RES, 120, 5%, 0.063 W, AEC-Q200<br>Grade 0, 0402  | CRCW0402120RJNED | 0402             | Vishay-Dale     |
| R149, R153, R201, R205                                                                        | RES, 180, 5%, 0.063 W, AEC-Q200<br>Grade 0, 0402  | CRCW0402180RJNED | 0402             | Vishay-Dale     |
| R166, R189                                                                                    | RES, 20.0, 1%, 0.063 W, AEC-Q200<br>Grade 0, 0402 | CRCW040220R0FKED | 0402             | Vishay-Dale     |
| S1, S2, S3, S4, S5, S6                                                                        | HEX STANDOFF SPACER, 9.53 mm                      | TCBS-6-01        | 7.9x9.5 mm       | Richco Plastics |



| Designator                                                                                                             | Description                                                                                                                               | PartNumber         | PackageReference          | Manufacturer        |
|------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------------|---------------------|
| S7                                                                                                                     | Switch, Tactile, SPST-NO, 0.05A, 12V, SMT                                                                                                 | FSM4JSMA           | SW, SPST 6x6 mm           | TE Connectivity     |
| TP1, TP2, TP3, TP4, TP5, TP6,<br>TP7, TP8, TP9, TP10, TP11, TP12,<br>TP13, TP14, TP15, TP16, TP17,<br>TP18, TP19, TP20 | Test Point, Miniature, White, TH                                                                                                          | 5002               | White Miniature Testpoint | Keystone            |
| U1                                                                                                                     | Enhanced Plastic Grade Ultra-Low-<br>Noise JESD204B Dual-Loop Clock<br>Jitter Cleaner                                                     | LMK04368MPAPTEP    | TQFP64_PowerPAD           | Texas Instruments   |
| U2                                                                                                                     | 25 MHz Mixed Signal Microcontroller with 128 KB Flash, 8192 B SRAM and 63 GPIOs, -40 to 85 degC, 80-pin QFP (PN), Green (RoHS & no Sb/Br) | MSP430F5529IPN     | PN0080A                   | Texas Instruments   |
| U3                                                                                                                     | 4-Channel ESD Protection Array<br>for High-Speed Data Interfaces,<br>DRY0006A (USON-6)                                                    | TPD4E004DRYR       | DRY0006A                  | Texas Instruments   |
| U4                                                                                                                     | Ultra Low Noise, 150mA Linear<br>Regulator for RF/Analog Circuits<br>Requires No Bypass Capacitor, 6-pin<br>LLP, Pb-Free                  | LP5900SDX-3.3/NOPB | NGF0006A                  | Texas Instruments   |
| U5                                                                                                                     | 150-mA Ultra-Low Noise LDO for<br>RF and Analog Circuits Requires<br>No Bypass Capacitor, NGF0006A<br>(WSON-6)                            | LP5900SD-3.3/NOPB  | NGF0006A                  | Texas Instruments   |
| U7                                                                                                                     | 36-V, 1-A, 4.17-uVRMS, RF LDO<br>Voltage Regulator, RGW0020A<br>(VQFN-20)                                                                 | TPS7A4701MRGWREP   | RGW0020A                  | Texas Instruments   |
| Y1                                                                                                                     | VCXO, CMOS 122.880 MHz, 3.3V, SMD                                                                                                         | CVHD-950-122.880   | CVHD-950-4                | Crystek Corporation |
| Y3                                                                                                                     | Crystal, 24.000 MHz, 20pF, SMD                                                                                                            | ECS-240-20-5PX-TR  | Crystal, 11.4x4.3x3.8mm   | ECS Inc.            |



# A USB2ANY Firmware Upgrade

When the onboard USB2ANY programmer is first connected, or if the firmware revision used for the onboard USB2ANY programmer does not match the version used by TICS Pro (2.7.0.0), TICS Pro will request a firmware update. Follow the pop-up instructions to complete the update.

1. When the USB2ANY Firmware Requirement pop-up window appears, click OK to continue.



Figure A-1. Firmware Requirement

2. The Firmware Loader pop-up window will load. Disconnect the USB cable from the EVM.



Figure A-2. Firmware Loader

3. Press and hold the BSL button while you connect the USB2ANY cable.





Figure A-3. BSL Button Location



4. The firmware loader should recognize the USB2ANY as a target for programming, and an *Update Firmware* button should appear.



Figure A-4. Update Firmware

5. Click *Upgrade Firmware* to start the firmware upgrade. Click *Close* after the upgrade is complete.



Figure A-5. Firmware Update Complete



6. Go to *USB communications* → *Interface* in the TICS Pro software to check the USB connection. Make sure the *USB Connected* button is green.



Figure A-6. USB Communications

www.ti.com TICS Pro Usage

# **B TICS Pro Usage**

TICS Pro is used to program the evaluation board with the onboard USB2ANY interface (MSP430F5529IPN). TICS Pro can also be used to generate register maps for programming the device and current consumption estimates. This appendix outlines the basic purpose and usage of each page. TICS Pro is available for download at <a href="http://www.ti.com/tool/ticspro-sw">http://www.ti.com/tool/ticspro-sw</a>.

# 11.1 Communication Setup

The *Communication Setup* window allows you to select the USB2ANY or DemoMode interface. In case you plan to connect multiple evaluation boards to your PC and run multiple instances of the TICS Pro software, the drop-down box will allow you to select specific USB2ANY devices. Press the *Identify* button to determine which USB2ANY is currently selected. Devices used by other instances of TICS Pro will not display in this list.



Figure 11-1. TICS Pro - Communication Setup Window



## 11.2 User Controls

The User Controls page has controls typically not included on one of the other dedicated pages.



Figure 11-2. TICS Pro - User Controls Page

www.ti.com TICS Pro Usage

## 11.3 Raw Registers Page

The *Raw Register* page displays the register map including address. The address bits have the shaded background and are not editable. The unshaded bits are the data bits. This register map may be directly manipulated by clicking into the bit field, moving around with the arrow keys, and typing 1 or 0 to change a bit.

All registers may be read or written in addition to individual registers. For individual register read or write, the active register is highlighted in the list of registers and displayed in the top right. An individual register or field may be read back by entering the name into the bottom right and clicking the *Read* button.

Register maps may be exported, but also imported. The import format may simply be the address and register data in hex format as illustrated in the address/value column, one register to a line.

#### Note

Use the *Export Register Map* option to create a text file with the register values for simple re-use of the register configuration.



Figure 11-3. TICS Pro - Raw Registers Page



## 11.4 Set Modes Page

The Set Modes page allows the user to quickly configure the LMK04832 into a desired mode. If the LMK04832 is already in the desired mode, or several registers are already programmed as needed, the log will not display any or many register writes.

The top LMK04832 modes section allows the user to set high level usage profiles to allow the device to operate in dual loop, single loop, or distribution mode.

The bottom LMK04832 sub-modes section allows further JESD204B configuration, 0-delay configuration, or clock input configuration which may apply for many of the LMK04832 modes of operation.



Figure 11-4. TICS Pro - Set Modes Page

www.ti.com TICS Pro Usage

### 11.5 Holdover Page

The *Holdover* page contains many registers pertaining to how the device will enter and exit holdover. To enable holdover and LOS detect for entry and exit of holdover:

- Set HOLDOVER EN = 1 (checked)
- Set HOLDOVER\_EXIT\_MODE combo box to 0x00 (Exit based on LOS)
- Set LOS\_EN = 1 (checked)
- Set LOS\_TIMEOUT combo box to the LOS frequency threshold as desired. For example, if 200 MHz is set as
  the frequency threshold, the input must be above approximately 200 MHz to lock, otherwise PLL1 will enter
  holdover. If holdover is not enabled, PLL1 will be prevented from locking if the input frequency is less than the
  threshold frequency and LOS is enabled.

In addition to the above steps, auto clock selection mode must be used to allow the LMK04832 to automatically switch to holdover when enabled clocks for auto switching (CLKinX\_EN) are lost.



Figure 11-5. TICS Pro - Holdover Page



# 11.6 CLKinX Control Page

The *CLKinX Control* page allows to the user to enter the input frequency at the different CLKinX pins, change the mode by which the active CLKinX is selected, and change the routing options for the CLKinX inputs.

You can also reset the PLL1 R or PLL2 N divider on this page.



Figure 11-6. TICS Pro - CLKinX Control Page

www.ti.com TICS Pro Usage

### 11.7 PLL1 and 2 Page

The *PLL1* and 2 page shows the operating frequencies of the PLL1 and PLL2. In distribution mode, the CLKin1 frequency will directly be connected to the VCO/clock distribution path frequency. In addition to the basic PLL dividers and controls, when the PLLX\_NCLK\_MUX selects the feedback mux as a source, 0-delay modes are achieved. When enabling 0-delay red text will help guide the user through properly setting up 0-delay mode.

When using dual PLL mode, the *OSCin Source* combo box can be set to *External VCXO* which links the OSCin frequency with the external VCXO frequency. When using single PLL2 mode, the *OSCin Source* combo box can be set to *Independent* to allow the OSCin frequency to be unlinked from the external VCXO frequency.



Figure 11-7. TICS Pro - PLL1 and 2 Page

TICS Pro Usage Www.ti.com

## 11.8 SYNC / SYSREF Page

The SYNC / SYSREF page allows some mode set buttons for JESD204B features. The SYNC dividers button will stop all SYNC inputs, set normal SYNC mode, enable all dividers for SYNC, issue a SYNC by toggling SYNC\_POL, set all dividers to ignore SYNC, then return any other changed parameter to its original state. This is a nice feature to ensure all outputs are synchronized together or to be run after changing the digital delay value which requires a SYNC to update. This functionality is also available on any other page through the toolbar as SYNC Dividers.

#### Note

To use SYNC or SYSREF, ensure that SYNC\_EN = 1. To use SYSREF in continuous, pulser, or reclocked modes, be sure SYSREF PD = 0.

The SCLKX\_Y\_DIS\_MODE bits allow the clock outputs to be disabled or set to a low state. Values 1 and 2 are only conditionally set by the SYSREF\_GBL\_PD bit, therefore it is possible to power up/down several SYSREF outputs by programming only one register. When changing between Active (0x00) and Conditional Low (0x01) states, keep the SYSREF\_CLR = 1 during the transition to prevent glitch pulses from the SYSREF output.



Figure 11-8. TICS Pro - SYNC / SYSREF Page

www.ti.com TICS Pro Usage

## 11.9 Clock Outputs Page

The *Clock Outputs* page allows control of all the clock outputs format and other options relating to the clock outputs. All the clock outputs are paired and allow two device clocks, two SYSREF clocks, or one of each. The naming convention uses X\_Y for controls which can impact both CLKoutX (even clock) and CLKoutY (odd clock), X for controls impacting only CLKoutX and Y for controls impacting only CLKoutY.



Figure 11-9. TICS Pro - Clock Outputs Page



## 11.10 Other Page

The *Other* page contains some registers to control the GPIO pins of the LMK04832. Each pin has two fields, the first is the \_TYPE field which allows the input or output mode of the pin to be defined. The second is the \_MUX field which, when set for output, controls what the pin will output.



Figure 11-10. TICS Pro - Other Page

www.ti.com TICS Pro Usage

# 11.11 Burst Mode Page

The *Burst* mode page allows the user to program sequences of register programming or pin control.



Figure 11-11. TICS Pro - Burst Mode Page

#### STANDARD TERMS FOR EVALUATION MODULES

- Delivery: TI delivers TI evaluation boards, kits, or modules, including any accompanying demonstration software, components, and/or
  documentation which may be provided together or separately (collectively, an "EVM" or "EVMs") to the User ("User") in accordance
  with the terms set forth herein. User's acceptance of the EVM is expressly subject to the following terms.
  - 1.1 EVMs are intended solely for product or software developers for use in a research and development setting to facilitate feasibility evaluation, experimentation, or scientific analysis of TI semiconductors products. EVMs have no direct function and are not finished products. EVMs shall not be directly or indirectly assembled as a part or subassembly in any finished product. For clarification, any software or software tools provided with the EVM ("Software") shall not be subject to the terms and conditions set forth herein but rather shall be subject to the applicable terms that accompany such Software
  - 1.2 EVMs are not intended for consumer or household use. EVMs may not be sold, sublicensed, leased, rented, loaned, assigned, or otherwise distributed for commercial purposes by Users, in whole or in part, or used in any finished product or production system.
- 2 Limited Warranty and Related Remedies/Disclaimers:
  - 2.1 These terms do not apply to Software. The warranty, if any, for Software is covered in the applicable Software License Agreement.
  - 2.2 TI warrants that the TI EVM will conform to TI's published specifications for ninety (90) days after the date TI delivers such EVM to User. Notwithstanding the foregoing, TI shall not be liable for a nonconforming EVM if (a) the nonconformity was caused by neglect, misuse or mistreatment by an entity other than TI, including improper installation or testing, or for any EVMs that have been altered or modified in any way by an entity other than TI, (b) the nonconformity resulted from User's design, specifications or instructions for such EVMs or improper system design, or (c) User has not paid on time. Testing and other quality control techniques are used to the extent TI deems necessary. TI does not test all parameters of each EVM. User's claims against TI under this Section 2 are void if User fails to notify TI of any apparent defects in the EVMs within ten (10) business days after the defect has been detected.
  - 2.3 Tl's sole liability shall be at its option to repair or replace EVMs that fail to conform to the warranty set forth above, or credit User's account for such EVM. Tl's liability under this warranty shall be limited to EVMs that are returned during the warranty period to the address designated by Tl and that are determined by Tl not to conform to such warranty. If Tl elects to repair or replace such EVM, Tl shall have a reasonable time to repair such EVM or provide replacements. Repaired EVMs shall be warranted for the remainder of the original warranty period. Replaced EVMs shall be warranted for a new full ninety (90) day warranty period.

# WARNING

Evaluation Kits are intended solely for use by technically qualified, professional electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems, and subsystems.

User shall operate the Evaluation Kit within TI's recommended guidelines and any applicable legal or environmental requirements as well as reasonable and customary safeguards. Failure to set up and/or operate the Evaluation Kit within TI's recommended guidelines may result in personal injury or death or property damage. Proper set up entails following TI's instructions for electrical ratings of interface circuits such as input, output and electrical loads.

NOTE:

EXPOSURE TO ELECTROSTATIC DISCHARGE (ESD) MAY CAUSE DEGREDATION OR FAILURE OF THE EVALUATION KIT; TI RECOMMENDS STORAGE OF THE EVALUATION KIT IN A PROTECTIVE ESD BAG.

#### 3 Regulatory Notices:

#### 3.1 United States

3.1.1 Notice applicable to EVMs not FCC-Approved:

**FCC NOTICE:** This kit is designed to allow product developers to evaluate electronic components, circuitry, or software associated with the kit to determine whether to incorporate such items in a finished product and software developers to write software applications for use with the end product. This kit is not a finished product and when assembled may not be resold or otherwise marketed unless all required FCC equipment authorizations are first obtained. Operation is subject to the condition that this product not cause harmful interference to licensed radio stations and that this product accept harmful interference. Unless the assembled kit is designed to operate under part 15, part 18 or part 95 of this chapter, the operator of the kit must operate under the authority of an FCC license holder or must secure an experimental authorization under part 5 of this chapter.

3.1.2 For EVMs annotated as FCC – FEDERAL COMMUNICATIONS COMMISSION Part 15 Compliant:

#### CAUTION

This device complies with part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

Changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.

#### FCC Interference Statement for Class A EVM devices

NOTE: This equipment has been tested and found to comply with the limits for a Class A digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference when the equipment is operated in a commercial environment. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instruction manual, may cause harmful interference to radio communications. Operation of this equipment in a residential area is likely to cause harmful interference in which case the user will be required to correct the interference at his own expense.

#### FCC Interference Statement for Class B EVM devices

NOTE: This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- · Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.

### 3.2 Canada

3.2.1 For EVMs issued with an Industry Canada Certificate of Conformance to RSS-210 or RSS-247

#### **Concerning EVMs Including Radio Transmitters:**

This device complies with Industry Canada license-exempt RSSs. Operation is subject to the following two conditions:

(1) this device may not cause interference, and (2) this device must accept any interference, including interference that may cause undesired operation of the device.

# Concernant les EVMs avec appareils radio:

Le présent appareil est conforme aux CNR d'Industrie Canada applicables aux appareils radio exempts de licence. L'exploitation est autorisée aux deux conditions suivantes: (1) l'appareil ne doit pas produire de brouillage, et (2) l'utilisateur de l'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement.

## **Concerning EVMs Including Detachable Antennas:**

Under Industry Canada regulations, this radio transmitter may only operate using an antenna of a type and maximum (or lesser) gain approved for the transmitter by Industry Canada. To reduce potential radio interference to other users, the antenna type and its gain should be so chosen that the equivalent isotropically radiated power (e.i.r.p.) is not more than that necessary for successful communication. This radio transmitter has been approved by Industry Canada to operate with the antenna types lated in the user guide with the maximum permissible gain and required antenna impedance for each antenna type indicated. Antenna types not included in this list, having a gain greater than the maximum gain indicated for that type, are strictly prohibited for use with this device.

#### Concernant les EVMs avec antennes détachables

Conformément à la réglementation d'Industrie Canada, le présent émetteur radio peut fonctionner avec une antenne d'un type et d'un gain maximal (ou inférieur) approuvé pour l'émetteur par Industrie Canada. Dans le but de réduire les risques de brouillage radioélectrique à l'intention des autres utilisateurs, il faut choisir le type d'antenne et son gain de sorte que la puissance isotrope rayonnée équivalente (p.i.r.e.) ne dépasse pas l'intensité nécessaire à l'établissement d'une communication satisfaisante. Le présent émetteur radio a été approuvé par Industrie Canada pour fonctionner avec les types d'antenne énumérés dans le manuel d'usage et ayant un gain admissible maximal et l'impédance requise pour chaque type d'antenne. Les types d'antenne non inclus dans cette liste, ou dont le gain est supérieur au gain maximal indiqué, sont strictement interdits pour l'exploitation de l'émetteur

#### 3.3 Japan

- 3.3.1 Notice for EVMs delivered in Japan: Please see http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_01.page 日本国内に輸入される評価用キット、ボードについては、次のところをご覧ください。
  http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_01.page
- 3.3.2 Notice for Users of EVMs Considered "Radio Frequency Products" in Japan: EVMs entering Japan may not be certified by TI as conforming to Technical Regulations of Radio Law of Japan.

If User uses EVMs in Japan, not certified to Technical Regulations of Radio Law of Japan, User is required to follow the instructions set forth by Radio Law of Japan, which includes, but is not limited to, the instructions below with respect to EVMs (which for the avoidance of doubt are stated strictly for convenience and should be verified by User):

- 1. Use EVMs in a shielded room or any other test facility as defined in the notification #173 issued by Ministry of Internal Affairs and Communications on March 28, 2006, based on Sub-section 1.1 of Article 6 of the Ministry's Rule for Enforcement of Radio Law of Japan,
- 2. Use EVMs only after User obtains the license of Test Radio Station as provided in Radio Law of Japan with respect to EVMs, or
- 3. Use of EVMs only after User obtains the Technical Regulations Conformity Certification as provided in Radio Law of Japan with respect to EVMs. Also, do not transfer EVMs, unless User gives the same notice above to the transferee. Please note that if User does not follow the instructions above, User will be subject to penalties of Radio Law of Japan.

【無線電波を送信する製品の開発キットをお使いになる際の注意事項】 開発キットの中には技術基準適合証明を受けていないものがあります。 技術適合証明を受けていないもののご使用に際しては、電波法遵守のため、以下のいずれかの 措置を取っていただく必要がありますのでご注意ください。

- 1. 電波法施行規則第6条第1項第1号に基づく平成18年3月28日総務省告示第173号で定められた電波暗室等の試験設備でご使用 いただく。
- 2. 実験局の免許を取得後ご使用いただく。
- 3. 技術基準適合証明を取得後ご使用いただく。
- なお、本製品は、上記の「ご使用にあたっての注意」を譲渡先、移転先に通知しない限り、譲渡、移転できないものとします。 上記を遵守頂けない場合は、電波法の罰則が適用される可能性があることをご留意ください。 日本テキサス・イ

ンスツルメンツ株式会社

東京都新宿区西新宿6丁目24番1号

西新宿三井ビル

3.3.3 Notice for EVMs for Power Line Communication: Please see http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_02.page 電力線搬送波通信についての開発キットをお使いになる際の注意事項については、次のところをご覧ください。http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_02.page

#### 3.4 European Union

3.4.1 For EVMs subject to EU Directive 2014/30/EU (Electromagnetic Compatibility Directive):

This is a class A product intended for use in environments other than domestic environments that are connected to a low-voltage power-supply network that supplies buildings used for domestic purposes. In a domestic environment this product may cause radio interference in which case the user may be required to take adequate measures.

- 4 EVM Use Restrictions and Warnings:
  - 4.1 EVMS ARE NOT FOR USE IN FUNCTIONAL SAFETY AND/OR SAFETY CRITICAL EVALUATIONS, INCLUDING BUT NOT LIMITED TO EVALUATIONS OF LIFE SUPPORT APPLICATIONS.
  - 4.2 User must read and apply the user guide and other available documentation provided by TI regarding the EVM prior to handling or using the EVM, including without limitation any warning or restriction notices. The notices contain important safety information related to, for example, temperatures and voltages.
  - 4.3 Safety-Related Warnings and Restrictions:
    - 4.3.1 User shall operate the EVM within TI's recommended specifications and environmental considerations stated in the user guide, other available documentation provided by TI, and any other applicable requirements and employ reasonable and customary safeguards. Exceeding the specified performance ratings and specifications (including but not limited to input and output voltage, current, power, and environmental ranges) for the EVM may cause personal injury or death, or property damage. If there are questions concerning performance ratings and specifications, User should contact a TI field representative prior to connecting interface electronics including input power and intended loads. Any loads applied outside of the specified output range may also result in unintended and/or inaccurate operation and/or possible permanent damage to the EVM and/or interface electronics. Please consult the EVM user guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative. During normal operation, even with the inputs and outputs kept within the specified allowable ranges, some circuit components may have elevated case temperatures. These components include but are not limited to linear regulators, switching transistors, pass transistors, current sense resistors, and heat sinks, which can be identified using the information in the associated documentation. When working with the EVM, please be aware that the EVM may become very warm.
    - 4.3.2 EVMs are intended solely for use by technically qualified, professional electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems, and subsystems. User assumes all responsibility and liability for proper and safe handling and use of the EVM by User or its employees, affiliates, contractors or designees. User assumes all responsibility and liability to ensure that any interfaces (electronic and/or mechanical) between the EVM and any human body are designed with suitable isolation and means to safely limit accessible leakage currents to minimize the risk of electrical shock hazard. User assumes all responsibility and liability for any improper or unsafe handling or use of the EVM by User or its employees, affiliates, contractors or designees.
  - 4.4 User assumes all responsibility and liability to determine whether the EVM is subject to any applicable international, federal, state, or local laws and regulations related to User's handling and use of the EVM and, if applicable, User assumes all responsibility and liability for compliance in all respects with such laws and regulations. User assumes all responsibility and liability for proper disposal and recycling of the EVM consistent with all applicable international, federal, state, and local requirements.
- 5. Accuracy of Information: To the extent TI provides information on the availability and function of EVMs, TI attempts to be as accurate as possible. However, TI does not warrant the accuracy of EVM descriptions, EVM availability or other information on its websites as accurate, complete, reliable, current, or error-free.

#### 6. Disclaimers:

- 6.1 EXCEPT AS SET FORTH ABOVE, EVMS AND ANY MATERIALS PROVIDED WITH THE EVM (INCLUDING, BUT NOT LIMITED TO, REFERENCE DESIGNS AND THE DESIGN OF THE EVM ITSELF) ARE PROVIDED "AS IS" AND "WITH ALL FAULTS." TI DISCLAIMS ALL OTHER WARRANTIES, EXPRESS OR IMPLIED, REGARDING SUCH ITEMS, INCLUDING BUT NOT LIMITED TO ANY EPIDEMIC FAILURE WARRANTY OR IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF ANY THIRD PARTY PATENTS, COPYRIGHTS, TRADE SECRETS OR OTHER INTELLECTUAL PROPERTY RIGHTS.
- 6.2 EXCEPT FOR THE LIMITED RIGHT TO USE THE EVM SET FORTH HEREIN, NOTHING IN THESE TERMS SHALL BE CONSTRUED AS GRANTING OR CONFERRING ANY RIGHTS BY LICENSE, PATENT, OR ANY OTHER INDUSTRIAL OR INTELLECTUAL PROPERTY RIGHT OF TI, ITS SUPPLIERS/LICENSORS OR ANY OTHER THIRD PARTY, TO USE THE EVM IN ANY FINISHED END-USER OR READY-TO-USE FINAL PRODUCT, OR FOR ANY INVENTION, DISCOVERY OR IMPROVEMENT, REGARDLESS OF WHEN MADE, CONCEIVED OR ACQUIRED.
- 7. USER'S INDEMNITY OBLIGATIONS AND REPRESENTATIONS. USER WILL DEFEND, INDEMNIFY AND HOLD TI, ITS LICENSORS AND THEIR REPRESENTATIVES HARMLESS FROM AND AGAINST ANY AND ALL CLAIMS, DAMAGES, LOSSES, EXPENSES, COSTS AND LIABILITIES (COLLECTIVELY, "CLAIMS") ARISING OUT OF OR IN CONNECTION WITH ANY HANDLING OR USE OF THE EVM THAT IS NOT IN ACCORDANCE WITH THESE TERMS. THIS OBLIGATION SHALL APPLY WHETHER CLAIMS ARISE UNDER STATUTE, REGULATION, OR THE LAW OF TORT, CONTRACT OR ANY OTHER LEGAL THEORY, AND EVEN IF THE EVM FAILS TO PERFORM AS DESCRIBED OR EXPECTED.

- Limitations on Damages and Liability:
  - 8.1 General Limitations. IN NO EVENT SHALL TI BE LIABLE FOR ANY SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL, OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF THESE TERMS OR THE USE OF THE EVMS, REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. EXCLUDED DAMAGES INCLUDE, BUT ARE NOT LIMITED TO, COST OF REMOVAL OR REINSTALLATION, ANCILLARY COSTS TO THE PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES, RETESTING, OUTSIDE COMPUTER TIME, LABOR COSTS, LOSS OF GOODWILL, LOSS OF PROFITS, LOSS OF SAVINGS, LOSS OF USE, LOSS OF DATA, OR BUSINESS INTERRUPTION. NO CLAIM, SUIT OR ACTION SHALL BE BROUGHT AGAINST TIMORE THAN TWELVE (12) MONTHS AFTER THE EVENT THAT GAVE RISE TO THE CAUSE OF ACTION HAS OCCURRED.
  - 8.2 Specific Limitations. IN NO EVENT SHALL TI'S AGGREGATE LIABILITY FROM ANY USE OF AN EVM PROVIDED HEREUNDER, INCLUDING FROM ANY WARRANTY, INDEMITY OR OTHER OBLIGATION ARISING OUT OF OR IN CONNECTION WITH THESE TERMS, , EXCEED THE TOTAL AMOUNT PAID TO TI BY USER FOR THE PARTICULAR EVM(S) AT ISSUE DURING THE PRIOR TWELVE (12) MONTHS WITH RESPECT TO WHICH LOSSES OR DAMAGES ARE CLAIMED. THE EXISTENCE OF MORE THAN ONE CLAIM SHALL NOT ENLARGE OR EXTEND THIS LIMIT.
- 9. Return Policy. Except as otherwise provided, TI does not offer any refunds, returns, or exchanges. Furthermore, no return of EVM(s) will be accepted if the package has been opened and no return of the EVM(s) will be accepted if they are damaged or otherwise not in a resalable condition. If User feels it has been incorrectly charged for the EVM(s) it ordered or that delivery violates the applicable order, User should contact TI. All refunds will be made in full within thirty (30) working days from the return of the components(s), excluding any postage or packaging costs.
- 10. Governing Law: These terms and conditions shall be governed by and interpreted in accordance with the laws of the State of Texas, without reference to conflict-of-laws principles. User agrees that non-exclusive jurisdiction for any dispute arising out of or relating to these terms and conditions lies within courts located in the State of Texas and consents to venue in Dallas County, Texas. Notwithstanding the foregoing, any judgment may be enforced in any United States or foreign court, and TI may seek injunctive relief in any United States or foreign court.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated