

SNOU167A-February 2019-Revised August 2019

# LMK00804B-Q1EVM User's Guide

The LMK00804B-Q1 is an AEC-Q100 qualified low skew, high performance clock fanout buffer, which distributes up to four LVCMOS/LVTTL outputs (3.3-V, 2.5-V, 1.8-V, or 1.5-V levels). The clocks are derived from one of two selectable inputs, which can accept differential or single-ended input signals.

### Contents

| 1 | Introduction      | 2  |
|---|-------------------|----|
| 2 | Features          | 2  |
| 3 | Setup             | 2  |
| 4 | PCB Layout        | 5  |
| 5 | Schematic         | 10 |
| 6 | Bill of Materials | 11 |

### List of Figures

| 1 | On-Board Input Termination With Internal Pullup/Pulldown Resistors | 3  |
|---|--------------------------------------------------------------------|----|
| 2 | Top Layer                                                          | 5  |
| 3 | Inner Layer 2 (Ground Plane)                                       | 6  |
| 4 | Inner Layer 3 (VDD Traces and GND Fill)                            | 7  |
| 5 | Bottom Layer                                                       | 8  |
| 6 | Layout Example                                                     | 9  |
| 7 | LMK00804B-Q1EVM Schematic                                          | 10 |

### List of Tables

| 1 | Device and Package Configurations | 2  |
|---|-----------------------------------|----|
| 2 | LMK00804B-Q1EVM Bill of Materials | 11 |



### 1 Introduction

The LMK00804B-Q1 is a low skew, high performance clock fanout buffer, which distributes up to four LVCMOS/LVTTL outputs (3.3-V, 2.5-V, 1.8-V, or 1.5-V levels). The clocks are derived from one of two selectable inputs, which can accept differential or single-ended input signals.

This evaluation module (EVM) is designed to demonstrate the functionality and electrical performance of the LMK00804B-Q1 device. For optimum performance, the board is equipped with 50- $\Omega$  SMA connectors and 50- $\Omega$  controlled impedance traces.

### Table 1. Device and Package Configurations

| DESIGNATOR | IC           | PACKAGE   |
|------------|--------------|-----------|
| U1         | LMK00804B-Q1 | VQFN (16) |

### 2 Features

- · Easy to use evaluation board to fan-out up to four LVCMOS clocks with low phase noise/jitter
- Accepts differential or single-ended/LVCMOS input clock
- Device control pins configurable through jumpers
- Board power at 3.3-V for VDD and VDDO (single supply) or 2.5/1.8/1.5 V for VDDO (dual supply)

### 3 Setup

This section describes the jumpers and connectors on the EVM as well and how to properly connect, set up and use the LMK00804B-Q1EVM.

### 3.1 Input/ Output Connector Description

### Connectors:

- LVCMOS\_CLK SMA connector is used to interface an external single-ended clock input (50-Ω source impedance) to the LVCMOS\_CLK input of the device.
- CLK\_P and CLK\_N SMA connectors are used to interface an external AC-coupled clock input to the differential input pairs (CLK, nCLK) of the device.
- **Q0 Q3** SMA connectors are used to distribute the four LVCMOS clock outputs.

### **Power Supply Test Points:**

- VDD test point is used to connect 3.3-V power to the VDD supply of the board/device.
- VDDO test point is used to connect 3.3-/2.5-/1.8-/1.5-V power to the VDDO supply of the board/device.
- GND test point is used to connect the power supply ground to GND of the board/device.

### Jumpers:

- CLK\_SEL selects between one of the two selectable inputs.
  - 0 (position 1-2) = Select LVCMOS\_CLK input
  - 1 (position 2-3) = Select CLK\_P/CLK\_N input
- **CLK\_EN** selects between U1 clock enabled or disabled modes.
  - 0 (position 1-2) = Clock Disabled (output drivers still enabled)
  - 1 (position 2-3) = Clock Enabled (normal operation)
  - **NOTE:** Some versions of the board may have an OUT EN header. This header and NC must be left floating. Do not place a shunt on the header.



### 3.2 Equipment

With this EVM, one could distribute any one of two clocks to up to four LVCMOS outputs. Therefore, a minimum of one clock source is needed and appropriate test equipment to observe or measure the outputs.

### 3.3 Operation

### 3.3.1 Power with Single Supply (VDD = VDDO = 3.3 V)

Before applying any clock inputs, short VDDO\_SEL jumper pins 1-2 to set VDD = VDDO and supply the board with 3.3 V and ground at VDD and GND test points. Make sure the total supply current (IDD+IDDO) being drawn is less than 26 mA without any output loading.

# 3.3.2 Alternative Power with Separate Core and Output Supplies (VDD = 3.3 V, VDDO = 3.3/2.5/1.8/1.5 V)

Before applying any clock inputs, short VDDO\_SEL jumper pins 2-3 to allow VDD and VDDO to be powered separately and supply the board with VDD = 3.3 V, VDDO = 3.3/2.5/1.8/1.5 V, and GND. Make sure the IDD current is less than 21 mA and IDDO current is less than 5 mA without any output loading.

### 3.3.3 Inputs

Figure 1 shows the LMK00804B-Q1 input structure and default on-board input termination. The internal 51-k $\Omega$  pullup and pulldown resistors on CLK/nCLK work with the external 50- $\Omega$  termination resistors, which causes the device inputs to be biased to about 1.1 V. Therefore, AC-coupled clock sources from 0.15Vpp to 1.4Vpp (50- $\Omega$  terminated) can be tied to the CLK/nCLK clock inputs directly. The input SMAs expect a 100- $\Omega$  differential clock source. Note that with the default input configuration, the differential input has only very small offset voltage (approximately 3.2 mV) so that, when the selected clock inputs are left open/floating, the outputs could have the tendency to chatter.

With DC-coupled clock sources, use a "DC-block" at the input SMAs to ensure DUT input voltage range compliance. Alternatively, adjust the clock source DC bias (if available) to make sure the LMK00804B-Q1 input voltage range is not violated.



### Figure 1. On-Board Input Termination With Internal Pullup/Pulldown Resistors

The clock inputs can accommodate a differential input or single-ended input signal with the proper external input termination using the various component options on the board. Refer to the data sheet for input interface application circuits.



To achieve the best possible additive jitter and noise floor performance, TI recommends driving the CLK/nCLK pair using an input signal with fast slew rate of 3 V/ns (differential) or higher. Driving the input with a lower slew rate can degrade the additive jitter and noise floor performance. For this reason, a differential input signal (for example, LVPECL), is recommended because it typically provides higher slew rate and common-mode noise rejection compared to a single-ended input (for example, LVCMOS/LVTTL or sine-wave).

The LVCMOS\_CLK input is terminated on-board with 50  $\Omega$  to ground (R11), and can accommodate a single-ended input source expecting a 50- $\Omega$  load. When connecting a source-terminated LVCMOS input that expects a high-impedance input, remove R11 to disconnect the 50- $\Omega$  termination.

### Outputs:

All four LVCMOS outputs (Rout = 7  $\Omega$  typical) are configured with 43- $\Omega$  series resistors for source termination (Ro + Rs = 50  $\Omega$ ) and routed through 50- $\Omega$  traces. By default, two of the four output traces are configured with SMA connectors, which can be connected through a 50- $\Omega$  coax cable to a high-impedance load/receiver, such as a 1-M $\Omega$  scope input. When driving a high-impedance load, the typical output voltage swing measured at the load should be nearly rail-to-rail (GND to VDDO) over the specified operating frequency. When driving a 50- $\Omega$  load, the output voltage swing will be attenuated by about 50% (GND to VDDO/2) due to the divider formed source and load resistors.

### Setup



# 4 PCB Layout



Figure 2. Top Layer





Figure 3. Inner Layer 2 (Ground Plane)





Figure 4. Inner Layer 3 (VDD Traces and GND Fill)



Figure 5. Bottom Layer





Back Side





### Schematic

www.ti.com

### 5 Schematic



# Figure 7. LMK00804B-Q1EVM Schematic



FID1, FID2, FID3

R17

R4, R12, R15,

#### 6 **Bill of Materials**

| DESIGNATOR                      | QTY | VALUE  | DESCRIPTION                                                                                                              | PKG REF                         | PART NUMBER        | MANUFACTURER                   |
|---------------------------------|-----|--------|--------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------|--------------------------------|
| !PCB                            | 1   |        | Printed-Circuit Board                                                                                                    |                                 | HSDC036            | Any                            |
| C1, C2                          | 2   | 10uF   | CAP, CERM, 10 μF, 10 V, +/-<br>5%, X7R, AEC-Q200 Grade 1,<br>0805                                                        | 0805                            | C0805C106J8RACAUTO | Kemet                          |
| C3, C5, C7                      | 3   | 0.1uF  | CAP, CERM, 0.1 uF, 16 V, +/-<br>10%, X7R, 0402                                                                           | 0402                            | 0402YC104KAT2A     | AVX                            |
| C4, C6                          | 2   | 1uF    | CAP, CERM, 1 uF, 6.3 V, +/-<br>20%, X7R, 0402                                                                            | 0402                            | GRM155R70J105MA12D | MuRata                         |
| H1, H2, H3, H4                  | 4   |        | Standoff, Hex, 0.5"L #4-40<br>Nylon                                                                                      | Standoff                        | 1902C              | Keystone                       |
| H5, H6, H7, H8                  | 4   |        | Machine Screw, Round, #4-40 x<br>1/4, Nylon, Philips panhead                                                             | Screw                           | NY PMS 440 0025 PH | B&F Fastener<br>Supply         |
| J1                              | 1   |        | Terminal Block, 4x1, 5.08mm,<br>TH                                                                                       | 4x1 Terminal Block              | 39544-3004         | Molex                          |
| J2, J3, J6                      | 3   |        | Header, 100mil, 3x1, Gold, TH                                                                                            | PBC03SAAN                       | PBC03SAAN          | Sullins Connector<br>Solutions |
| J4, J5, J7, J8,<br>J9, J10, J11 | 7   |        | CONN SMA JACK STR EDGE<br>MNT                                                                                            | CONN_JACK                       | CON-SMA-EDGE-S     | RF Solutions Ltd.              |
| R1, R2, R6,<br>R13, R16         | 5   | 0      | RES, 0, 5%, 0.1 W, AEC-Q200<br>Grade 0, 0603                                                                             | 0603                            | CRCW06030000Z0EA   | Vishay-Dale                    |
| R3, R14                         | 2   | 1.0k   | RES, 1.0 k, 5%, 0.1 W, AEC-<br>Q200 Grade 0, 0603                                                                        | 0603                            | CRCW06031K00JNEA   | Vishay-Dale                    |
| R5, R7, R8, R9                  | 4   | 43.0   | RES, 43.0, 1%, 0.1 W, 0603                                                                                               | 0603                            | RC0603FR-0743RL    | Yageo                          |
| R10, R11                        | 2   | 49.9   | RES, 49.9, 1%, 0.1 W, AEC-<br>Q200 Grade 0, 0603                                                                         | 0603                            | CRCW060349R9FKEA   | Vishay-Dale                    |
| SH1, SH2, SH3                   | 3   | 1x2    | Shunt, 100mil, Gold plated,<br>Black                                                                                     | Shunt                           | SNT-100-BK-G       | Samtec                         |
| TP1                             | 1   |        | Test Point, Compact, Orange,<br>TH                                                                                       | Orange Compact<br>Testpoint     | 5008               | Keystone                       |
| TP2                             | 1   |        | Test Point, Compact, Red, TH                                                                                             | Red Compact<br>Testpoint        | 5005               | Keystone                       |
| TP3, TP4, TP5,<br>TP6           | 4   |        | Test Point, Multipurpose, Black,<br>TH                                                                                   | Black Multipurpose<br>Testpoint | 5011               | Keystone                       |
| U1                              | 1   |        | Automotive Low Skew, 1-to-4<br>Multiplexed<br>Differential/LVCMOS-to-<br>LVCMOS/TTL Fanout Buffer,<br>RGT0016H (VQFN-16) | RGT0016H                        | LMK00804BQWRGTRQ1  | Texas<br>Instruments           |
| C8, C9, C12,<br>C13             | 0   | 0.01uF | CAP, CERM, 0.01 uF, 10 V, +/-<br>10%, X7R, 0402                                                                          | 0402                            | 0402ZC103KAT2A     | AVX                            |
| C10, C14, C15                   | 0   | 0.1uF  | CAP, CERM, 0.1 uF, 10 V, +/-<br>10%, X7R, 0603                                                                           | 0603                            | C0603C104K8RACTU   | Kemet                          |
| C11, C16                        | 0   | 0.1uF  | CAP, CERM, 0.1 uF, 16 V, +/-<br>5%, X7R, 0603                                                                            | 0603                            | 0603YC104JAT2A     | AVX                            |

### Table 2. LMK00804B-Q1EVM Bill of Materials

0

0

49.9

N/A

Vishay-Dale

Bill of Materials

N/A

0603

N/A

CRCW060349R9FKEA

Fiducial mark. There is nothing

RES, 49.9, 1%, 0.1 W, AEC-Q200 Grade 0, 0603

to buy or mount.



**Revision History** 

www.ti.com

# **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Original (February 2019) to A Revision |                                 |    |
|-----------------------------------------------------|---------------------------------|----|
| •                                                   | Updated Setup section           | 2  |
| •                                                   | Added PCB Layout section        | 5  |
| •                                                   | Added Bill of Materials section | 11 |

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated