TI Precision Designs: Verified Design
±10V 4-Quadrant Multiplying DAC

TI Precision Designs

TI Precision Designs are analog solutions created by TI's analog experts. Verified Designs offer the theory, component selection, simulation, complete PCB schematic & layout, bill of materials, and measured performance of useful circuits. Circuit modifications that help to meet alternate design goals are also discussed.

Circuit Description

This four-quadrant multiplying DAC (MDAC) circuit conditions the current output of an MDAC into a symmetrical bipolar voltage. The design uses an op amp in a transimpedance configuration to convert the MDAC current into a voltage. This stage is followed by an additional amplifier in a summing configuration to apply an offset voltage. The fundamentals of this design can be extended to realize any symmetric or non-symmetric output voltage.

Design Resources

Design Archive
TINA-TI™
DAC8811
OPA2277

All Design files
SPICE Simulator
Product Folder
Product Folder

Ask The Analog Experts
WEBENCH® Design Center
TI Precision Designs Library
1 Design Summary

The design requirements are as follows:

- DAC Supply Voltage: +5V dc
- Amplifier Supply Voltage: ±15V dc
- Input: 3-wire, 16-bit SPI
- Output: ±10V dc

The design goals and performance are summarized in Table 1. TUE is defined as the total unadjusted error of the system, including errors from each component in the system. Figure 1 depicts the measured transfer function of the design.

Table 1. Comparison of Design Goals, Simulation, and Measured Performance

<table>
<thead>
<tr>
<th>System Total Unadjusted Error (%FSR)</th>
<th>Goal</th>
<th>Simulated</th>
<th>Measured</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.1%</td>
<td>0.087135</td>
<td>0.053985</td>
<td></td>
</tr>
</tbody>
</table>

Figure 1: Full-Scale Ramp of Output
2 Theory of Operation

The first stage of the design converts the current output of the MDAC ($I_{out}$) to a voltage ($V_{out}$) using an amplifier in a transimpedance configuration. A typical MDAC features an on-chip feedback resistor sized appropriately to match the ratio of the resistor values used in the DAC R-2R ladder. This resistor is available using the input shown in Figure 2 called $R_{FB}$ on the MDAC. The MDAC reference and the output of the transimpedance stage are then connected to the inverting input of the amplifier in the summing stage to produce the output that is defined by Equation 1.

$$V_{OUT\ (Code)} = \left( \frac{R_{FB2}}{R_{G1}} \cdot \frac{V_{REF} \cdot Code}{2^{bits}} \right) - \left( \frac{R_{FB2}}{R_{G2}} \cdot V_{REF} \right)$$  \hspace{1cm} (1)$$

The resulting system is commonly referred to as a four-quadrant MDAC configuration. A system only including the MDAC and transimpedance stage, highlighted in Figure 2, would be referred to as a two-quadrant configuration because the output is only able to swing positive or negative by changing the reference voltage polarity, illustrated in Figure 3(a). The four-quadrant system is capable of positive or negative output voltages by changing either the reference voltage or by changing DAC codes as illustrated in Figure 3(b).

![Trans-Impedance Stage and Gain & Offset Stage](image)

Figure 2: System Diagram

![Figure 3: Two-Quadrant vs. Four-Quadrant Output](image)

Figure 3: Two-Quadrant vs. Four-Quadrant Output
2.1 Transimpedance Amplifier Stage

The transimpedance amplifier converts the current output of the MDAC to voltage. This voltage, $V_{DAC}$, is opposite in polarity to $V_{REF}$, making the output range of $V_{DAC}$ between 0 and $-V_{REF}$. Amplifier selection for this stage is one of the most critical decisions for this design. This design is focused on delivering a highly accurate, un-calibrated, dc signal. Input offset voltage and input bias current are the two most critical op amp specifications to achieve accuracy. Ideally the amplifier selected will contribute negligible error to the system.

2.1.1 Input Bias Current

The output of the MDAC is a current, so any amplifier input bias current, $I_B$, directly adds or subtracts from the MDAC output. This results in an offset error at the voltage output of the amplifier. The equation for this offset is shown below:

$$V_{DAC\_OFFSET} = I_B \times R_{FB}$$

(2)

The value of $R_{FB}$ is not always explicitly listed in the MDAC’s datasheet but it is typically equal to the input impedance of the reference pin, which is listed in the theory of operation section or in the electrical characteristics table. Input bias current for CMOS amplifiers tends to be very small, usually on the order of picoamperes, so finding one with small input bias current can be an easy task with most modern amplifier portfolios. Because the offset contribution of input bias current is constant, its effects will be more significant with small reference values or with high-resolution devices because of the reduced LSB size.

2.1.2 Input Offset Voltage

The effect of input offset voltage is a linearity error at the output of the transimpedance stage, $V_{DAC}$. Input offset voltage introduces non-linearity because the output impedance of the IOUT pin of the MDAC creates a code-dependent gain on the amplifier input offset voltage. In the circuit shown in Figure 4, the input offset voltage of the amplifier is subject to non-inverting amplification with a gain of $(1+R_{FB}/R_{OF})$, where $R_{OF}$ changes based on the DAC code. $R_{OF}$ represents the output impedance of the IOUT pin.

![Figure 4: DAC + Transimpedance Stage Model](image-url)
In order to calculate the impedance seen at IOUT at each code, the following generic procedure can be used:

1. Analyze the R-2R ladder architecture of the DAC
2. Write nodal equations for each rung of the ladder
3. Write equations to define $I_{OUT}$ impedance versus code
4. Iterate through all the codes

To be practical, this process requires the use of software to iterate through all of the codes available for a modern DAC which typically has 8-bits or more of resolution. The design archive for this document includes MATLAB files that were used for this analysis. A simplified example using a 5-bit DAC with 2 MSBs segmented will be used to step through the above procedure. In section 2.1.2.5 results will be shown from the MATLAB simulations used to model the DAC8811.

2.1.2.1 Internal Architecture

The specific topology implemented in the R-2R ladder of the MDAC will impact the impedance seen at Iout for each code. Segmentation is frequently implemented for R-2R ladder designs to improve linearity and the segmentation scheme and is a key concern in studying the MDAC's topology. Although some devices may implement complex trimming schemes to deliver highly matched resistors, a practical approximation can be made by using just the number of segmented and non-segmented bits along with the ratio of resistor values for each leg.

Non-segmented bits are normal R-2R ladder legs where there is a resistor of value $2R$ that connects between $V_{REF}$ and either $I_{OUT}$ or GND. In between each $2R$ leg of the non-segmented ladder is a resistor of value $R$. The $R$ resistor causes a binary weighted current divider effect on each of the $2R$ legs.

Segmented bits are similar to regular R-2R legs, except there is no $R$ resistor between each leg, causing each segmented leg to be equally weighted current dividers. An example is shown in Figure 5 for a 5-bit MDAC with 2 bits of segmentation. Each bit of the 5-bit DAC in Figure 5 is labeled as $B_n$, where $B_1$ controls the first two segmented switches.

The segmentation scheme and the values of the resistor may vary slightly from device to device. The theory of operation section of the chosen MDAC datasheet will describe the architecture of the R-2R ladder.

![Figure 5: 5-Bit R-2R Ladder, 2 segmented bits](image)
2.1.2.2 Nodal Equations

In order to iterate through all the bit combinations it is necessary to write the nodal equations for this ladder network. Equations for each node in the ladder that is not a switch and is not part of the segmentation scheme will be written. The segmented node equations are straightforward.

In this case the resistors connected to switches controlled by bits B₃, B₄ and B₅ will receive nodal equations. Since the goal is to calculate the equivalent dc resistance seen from I_OUT, V_REF can be effectively grounded, as shown in Figure 6.

![Figure 6: Simplified Equivalent model for 5-Bit, 2 Bit Segmented Ladder](image)

The equations for this example are shown below. Although V₂ is equal to zero it remains in Equation 3 to highlight the pattern that occurs in all the nodes except for the LSB node. In these equations the Bᵢ coefficients represent the binary value (0 or 1) of the respective bits of the DAC data register. V_OUT is the voltage at the I_OUT terminal.

\[
V_2 = \frac{B_2 \cdot V_\text{OUT}}{5} + \frac{2}{5}(V_3 + V_1) \quad (3)
\]
\[
V_1 = \frac{B_1 \cdot V_\text{OUT}}{5} + \frac{2}{5}(V_2 + V_0) \quad (4)
\]
\[
V_0 = \frac{B_0 \cdot V_\text{OUT}}{4} + \frac{V_1}{2} \quad (5)
\]

This method can be extended for any MDAC with an R-2R ladder as follows:

\[
0 < i < n \rightarrow V_i = \frac{B_i \cdot V_\text{OUT}}{5} + \frac{2}{5}(V_{i+1} + V_{i-1}) \quad (6)
\]
\[
i = 0 \rightarrow V_i = \frac{B_i \cdot V_\text{OUT}}{4} + \frac{V_{i+1}}{2} \quad (7)
\]
2.1.2.3 Input Impedance of I_{OUT}

First Equations 3, 4, and 5 simplified to be defined in terms of bits.

\[
V_2 = V_{I_{OUT}} \left( \frac{B_2}{4} + \frac{B_1}{8} + \frac{B_0}{16} \right) \tag{8}
\]
\[
V_1 = V_{I_{OUT}} \left( \frac{B_2}{8} + \frac{5 \cdot B_1}{16} + \frac{5 \cdot B_0}{32} \right) \tag{9}
\]
\[
V_0 = V_{I_{OUT}} \left( \frac{B_2}{16} + \frac{5 \cdot B_1}{32} + \frac{21 \cdot B_0}{64} \right) \tag{10}
\]

Using the voltage equations for each node of the R-2R ladder, equations can be written that define the current going through each leg of the ladder and finally an equation can be written defining the sum of all ladder currents seen at IOU.T. Iterating through all possible bit combinations will show the changing input impedance of the IOUT pin versus code. Note that leading B coefficients are added to these equations when necessary to ensure that the bits that are LOW will not be summed to the current going into IOUT.

\[
i_4 = B_4 \frac{V_{I_{OUT}}}{R}, i_3 = B_3 \frac{V_{I_{OUT}}}{2R}, i_2 = B_2 \frac{V_{I_{OUT}} - V_2}{2R}, i_1 = B_1 \frac{V_{I_{OUT}} - V_1}{2R}, i_0 = B_0 \frac{V_{I_{OUT}} - V_0}{2R} \tag{11-16}
\]
\[
i_{OUT} = i_0 + i_1 + i_2 + i_3 + i_4 \tag{17}
\]
\[
R_{OS} = \frac{V_{I_{OUT}}}{I_{OUT}} \tag{18}
\]

R_{OS} is recorded for each code in order to analyze the results. Matrix math in MATLAB is used to iterate through all possible combinations to generate the curves in Figures 7-10.

2.1.2.4 Iterations & Results

The plots below approximate what R_{OS} looks like, normalized to one unit of resistance R as defined by the R-2R ladder of the DAC, across all codes for both the 5-Bit, 2 MSB segmented example and the 16-Bit, 3 MSB segmented DAC8811.

![Figure 7: 5-Bit DAC, Code vs. R_{OS}](image1)

![Figure 8: 16-Bit DAC, Code vs. R_{OS}](image2)
The gain applied to the input offset voltage for each code can then be calculated based on the value of $R_{OS}$ and $R_{FB}$. The value of $R_{FB}$ must be equal to the parallel and series combination of all of the resistors in the R-2R ladder design. For the 5-Bit, 2 MSB segmented example, $R_{FB}=R/2$. For a 16-Bit, 3 MSB segmented DAC, $R_{FB}=R/4$.

$$\text{Gain}_{V_{OS}} = 1 + \frac{R_{FB}}{R_{OS}}$$

(19)

This variable gain on the offset voltage will cause a linearity error at the output of the transimpedance stage. There is a linear component to this gain error and the values calculated in this analysis could be used to calibrate the linear component of this error. The MATLAB code to generate the curves shown in Figure 9 and Figure 10 are included in this document's design archive.

In this case, the non-linear gain error is simply treated as an INL error and only the maximum error is recorded for the circuit to calculate the worst case INL contributions due to VOS. The worst case INL error occurs when VOS experiences the highest gain, shown in Figure 10. For the DAC8811, this occurs at approximately code 64171.
2.2 Summing Amplifier Stage

The summing amplifier outputs the difference between the two inputs with individual gain applied to each of them based on their respective input impedances. The reference input (V_{REF}) acts as a DC offset multiplied by a gain of -R_{FB2}/R_{G2}. The output of the transimpedance stage (V_{DAC}) receives a gain equal to -R_{FB2}/R_{G1}.

V_{DAC} has an output of 0 to -V_{REF} and the system has an output of ±V_{REF}. The resistor ratios are then determined using two end point equations derived from Equation 1.

\[ V_{OUT} = -V_{REF} \]

\[ -V_{REF} = \left( \frac{R_{FB2}}{R_{G2}} \right) V_{REF} \]

\[ R_{G2} = R_{FB2} \quad (20) \]

\[ V_{OUT} = V_{REF} \]

\[ V_{REF} = \left( \frac{R_{FB2}}{R_{G1}} \right) V_{REF} - V_{REF} \]

\[ R_{G1} = \frac{R_{FB2}}{2} \quad (21) \]

2.3 Passive Component Values

Large resistors will introduce noise and therefore decrease system accuracy. Small resistors will draw more current, and subsequently increase power, which may affect load regulation of the reference. The base values for the resistors used in this design are based on the resistor ratios discussed in Section 2.2 while limiting the current drawn from the reference to 500µA. The maximum current that the amplifier in the transimpedance stage will sink is 1mA. The precision required is determined from the simulation results shown in Section 4.2.

- \( R_{G1} = 10kΩ \pm 0.1\% \)
- \( R_{G2} = 20kΩ \pm 0.1\% \)
- \( R_{FB2} = 20kΩ \pm 0.1\% \)

There is a small 12 pF capacitor between the IOUT pin and the R_{FB} pin that is not installed by default. This is a compensation capacitor that may be needed if gain peaking is observed due to parasitics. Since the exact value is not critical for this component, 10% tolerance is acceptable.
3 Component Selection

The goal of this design is to achieve 0.1% TUE (%FSR). The error contributions of each component can be subtracted from the overall error budget to ensure that the design goal is met. Each component subtracts from the error budget for the rest of the components.

3.1 DAC Selection

Generally, MDACs are used in high performance applications that take full advantage of their strong dc specifications. Since the typical MDAC does not feature an on-board output amplifier, they do not exhibit an offset error. Instead MDACs are only specified with INL, DNL, and gain errors and usually they show very strong linearity specifications. Other differences are application related, such as resolution, number or channels, control interface, or other auxiliary features. The DAC is chosen first in this system and sets the error baseline. All the other components will be chosen using the remaining head-room for the system.

For this design the DAC8811 is chosen. DAC8811 delivers excellent linearity and low gain error to leave much of the error budget to the rest of the discrete components. DAC8811 also features a serial interface, which is often preferred over a parallel bus since it uses fewer pins.

3.2 Amplifier Selection

Two amplifiers must be selected in this design: one for the transimpedance stage and one for the summing amplifier stage.

For the transimpedance stage, low input bias current and low input offset voltage are the most critical parameters to deliver accurate dc operation. Input bias current will create a dc offset across the transfer function. Input offset voltage will create an integral non-linearity error. Both of these error sources may be increased by gain in the summing amplifier stage. Full details on the implications of each of these specifications are explained in sections 2.1 and 2.2 of this document.

Similar concerns are applicable to the summing stage of this design. Input bias current is not as critical since the impedance in the summing stage is typically be small enough, making the impact of input bias current negligible compared to other error sources. Input offset voltage should still be considered since $V_{OS}$ of the summing amplifier directly contributes to offset error of the system.

The OPA277 core was selected for both stages because it delivers very low input offset voltage and very low input bias current. The OPA2277 is the dual package offering of the OPA277 core with very similar specifications and can help reduce PCB area.

Other amplifier considerations such as bandwidth, temperature drift and slew rate may also be relevant depending on the application requirements.

3.3 Passive Component Selection

Resistor matching is very important on the amplifying stage since resistor mismatch can cause both offset and gain errors in the system. High tolerance components must be used to keep the error within the allowance. In this design ±0.1% tolerance resistors were suitable to meet the accuracy requirements, but this can be adjusted to enhance performance. The capacitor between the IOUT pin and the $R_{FB}$ pin is a compensation capacitor that does not require high tolerance.
4 Simulation

Simulation is split into two sections, one for the DAC + transimpedance stage and one for the summing stage. The results from both simulations will be combined to calculate overall system performance.

4.1 DAC + Transimpedance Stage

The INL and offset error effects of the MDAC and transimpedance stage were simulated using a separate model that was developed in MATLAB, as described in Section 2.1.1 and 2.1.2. These results, along with the INL and gain error specifications from the MDAC datasheet, are used to model the MDAC + transimpedance stage in TINA-TI.

The DAC + Transimpedance stage model uses an ideal summing stage in order to obtain the error contribution of just the DAC and transimpedance amplifier at the output of the system.

The TINA-TI™ schematic shown in Figure 11 represents the DAC + transimpedance stage model. The results are shown in Table 2 and Figure 12. The results of this stage will be used with the results of the summing stage in order to determine the overall system offset error, gain error and total unadjusted error (TUE).

![Figure 11: DAC + Transimpedance Stage Model](image)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Simulated Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Negative Full-Scale Voltage (V)</td>
<td>-9.999995</td>
</tr>
<tr>
<td>Zero-Scale Voltage (mV)</td>
<td>1.005</td>
</tr>
<tr>
<td>Positive Full-Scale Voltage (V)</td>
<td>10.002008</td>
</tr>
<tr>
<td>Offset Error (%FSR)</td>
<td>0.000025</td>
</tr>
<tr>
<td>Gain Error (%FSR)</td>
<td>0.010000</td>
</tr>
<tr>
<td>INL Error (%FSR)</td>
<td>0.001530</td>
</tr>
<tr>
<td>Total Unadjusted Error (%FSR)</td>
<td>0.010116</td>
</tr>
</tbody>
</table>
Figure 12: DAC + Transimpedance Stage, Output Transfer Function

The following equations are used to calculate the error parameters in Table 2 based on the information in Figure 12. The total unadjusted error equation uses a root sum squared (RSS) technique to sum uncorrelated error sources.

\[ \text{Offset Error (FSR)} = \frac{|V_{\text{OUT}_\text{SM(MN)}} - V_{\text{OUT}_\text{ideal(MN)}}|}{V_{\text{OUT}_\text{ideal(MN)}}} \times 100 \]  
(22)

\[ \text{Gain Error (FSR)} = \frac{|V_{\text{OUT}_\text{SM(MAX)}} - V_{\text{OUT}_\text{SM(MIN)}}|}{V_{\text{OUT}_\text{ideal(MAX)}} - V_{\text{OUT}_\text{ideal(MN)}}} \times 100 \]  
(23)

\[ \text{INL Error (FSR)} = \left( \frac{\text{INL Error}_{\text{DAC, LSBS}} \times V_{\text{REF}}}{2^{\text{Bits}}} \right) \times \left( \frac{R_{FB2}}{R_{G1}} \right) \times 100 \]  
(24)

\[ \text{TUE (FSR)} = \sqrt{\text{Offset Error (FSR)}^2 + \text{Gain Error (FSR)}^2 + \text{INL Error (FSR)}^2} \]  
(25)
4.2 Summing Stage

The TINA-TI™ schematic shown in Figure 13 uses the OPA277 model and Monte-Carlo analysis for the resistor network to simulate the summing stage and to select appropriate resistor tolerances to meet the system accuracy goals. In this model the DAC and transimpedance stage are represented by an ideal voltage source sweeping from 0 to -10V.

Resistors of 0.1% tolerance were found suitable to meet 0.1% system TUE, but tighter tolerance resistors could be used to enhance results.

Figure 13: Summing Stage Model

Figure 14: Monte Carlo Results
The results from 10 iterations of the Monte-Carlo simulation of the summing stage are shown in Tables 3 & 4. Figure 14 shows a subset of the Monte-Carlo dc transfer function simulations.

Table 3. Simulated Summing Stage Value

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Max</th>
<th>Average</th>
<th>Std. Dev. (r)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Offset error (mV)</td>
<td>0.4841</td>
<td>5.8023</td>
<td>0.8000</td>
<td>2.5298</td>
</tr>
<tr>
<td>Full-Scale Range (V)</td>
<td>19.9938</td>
<td>20.0062</td>
<td>19.9995</td>
<td>0.0153</td>
</tr>
<tr>
<td></td>
<td>Full-Scale Error</td>
<td>(mV)</td>
<td>0.0730</td>
<td>6.2250</td>
</tr>
</tbody>
</table>

The standard deviation of the Monte-Carlo results can be used to generate a realistic error figure for the system by multiplying the standard deviation by 3, commonly referred to as a 3-σ system. This error should encompass 99.7% of systems, leaving out absolute worst-case resistor mismatches that are highly unlikely to occur. These errors are summarized in Table 4. The equations used to calculate the error values are shown below:

\[ \text{Offset Error} = \left( \frac{3 \cdot \sigma_{\text{Offset Error}}}{\text{Out}_{\text{Ideal Max}} - \text{Out}_{\text{Ideal Min}}} \right) \times 100 \]  \hspace{1cm} (26)

\[ \text{Gain Error} = \left( \frac{3 \cdot \sigma_{\text{Gain Error}}}{\text{Out}_{\text{Ideal Max}} - \text{Out}_{\text{Ideal Min}}} \right) \times 100 \]  \hspace{1cm} (27)

Table 4. Simulated Summing Stage Performance

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Simulated Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Offset Error (%FSR)</td>
<td>0.0379</td>
</tr>
<tr>
<td>Gain Error (%FSR)</td>
<td>0.0763</td>
</tr>
<tr>
<td>INL Error (%FSR)</td>
<td>0.0000</td>
</tr>
<tr>
<td>Total Unadjusted Error (%FSR)</td>
<td>0.0852</td>
</tr>
</tbody>
</table>

4.3 System Simulation

The DAC+ transimpedance stage results are root sum squared with the summing stage simulation results in order to see the results of the combined stages. INL error is taken directly from the DAC + transimpedance simulation since the summing stage is completely linear.

Table 5. Simulated System Performance

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Simulated Value</th>
<th>Goal</th>
</tr>
</thead>
<tbody>
<tr>
<td>Offset Error (%FSR)</td>
<td>0.037948</td>
<td>n/a</td>
</tr>
<tr>
<td>Gain Error (%FSR)</td>
<td>0.076931</td>
<td>n/a</td>
</tr>
<tr>
<td>INL Error (%FSR)</td>
<td>0.001530</td>
<td>n/a</td>
</tr>
<tr>
<td>Total Unadjusted Error (%FSR)</td>
<td>0.087135</td>
<td>0.1</td>
</tr>
</tbody>
</table>

\[ \text{Offset Error}_{\text{System}} = \sqrt{\text{Offset Error}^2_{\text{DAC+ Trans}} + \text{Offset Error}^2_{\text{Summing}}} \]  \hspace{1cm} (28)

\[ \text{Gain Error}_{\text{System}} = \sqrt{\text{Gain Error}^2_{\text{DAC+ Trans}} + \text{Gain Error}^2_{\text{Summing}}} \]  \hspace{1cm} (29)
5 PCB Design

The PCB schematic and bill of materials can be found in Appendix A.

5.1 PCB Layout

General PCB layout best-practices should be followed for this design. The transimpedance stage summing node should be kept as small as possible and a pour cut-out should be placed underneath to reduce parasitics. Similar guidelines should be followed for the summing amplifier stage.

![PCB Layout Diagram](image-url)
6 Verification & Measured Performance

6.1 Transfer Function

The graph in Figure 16 was collected by applying input codes from 0 to 65535 to the DAC and measuring the output voltage on a single system.

![Graph showing measured transfer function](image)

**Figure 16: Measured Transfer Function**

To easily visualize the error of the system, the difference between the ideal output voltage and measured output voltage of the circuit in %FSR is plotted in Figure 17.
Table 6 summarizes the average results observed over 10 units. These results were measured using a two-point line of best fit measured at codes 485 and 64714. The equations used to calculate these values are shown in Equations X and Y.

Table 6. Average Measured Circuit Performance

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Measured Value</th>
<th>Simulated</th>
<th>Goal</th>
</tr>
</thead>
<tbody>
<tr>
<td>Offset Error (%FSR)</td>
<td>0.001374</td>
<td>0.037900</td>
<td>n/a</td>
</tr>
<tr>
<td>Gain Error (%FSR)</td>
<td>0.053619</td>
<td>0.076900</td>
<td>n/a</td>
</tr>
<tr>
<td>INL Error (%FSR)</td>
<td>0.001330</td>
<td>0.001530</td>
<td>n/a</td>
</tr>
<tr>
<td>Total Unadjusted Error (%FSR)</td>
<td>0.053985</td>
<td>0.087135</td>
<td>0.1</td>
</tr>
</tbody>
</table>

\[
\text{Gain Error}_{\% \text{FSR}} = \frac{(V_{\text{OUT REAL (64714)}} - V_{\text{OUT REAL (485)}}) - (V_{\text{OUT IDEAL (64714)}} - V_{\text{OUT IDEAL (485)}})}{V_{\text{OUT IDEAL (485)}}} \times 100
\]  

\[
\text{Offset Error}_{\% \text{FSR}} = \frac{V_{\text{OUT REAL (485)}} - \left(\frac{V_{\text{OUT REAL (64714)}} - V_{\text{OUT REAL (485)}}}{64714 - 485} \times 485\right)}{V_{\text{OUT IDEAL (MIN)}} - V_{\text{OUT IDEAL (MN)}}} \times 100
\]
7 Modifications

The components in this design were selected based on the design goals outlined at the beginning of this document. The components may differ depending on the constraints of a different design. The resistor tolerance was selected to meet the 0.1%FSR goal. By improving the tolerance of the resistors a lower TUE can be achieved.

Most alternative MDACs will offer comparable linearity, gain error, and offset error but may show different interface options, channel count, resolution, and other auxiliary features. Table 7 offers options to expand the channel count of this design.

This design was not simulated or measured over temperature. The OPA277 features excellent input offset voltage drift specifications. This drift could be improved by selecting a zero-drift chopper amplifier, but additional noise may be introduced at the output of the system.

Table 7. Alternate DAC Options

<table>
<thead>
<tr>
<th>DAC</th>
<th>Resolution</th>
<th>Channel Count</th>
<th>Interface</th>
<th>INL Error</th>
<th>Full Scale Error</th>
</tr>
</thead>
<tbody>
<tr>
<td>DAC8811</td>
<td>16-Bit</td>
<td>1</td>
<td>SPI</td>
<td>±1 LSB</td>
<td>±1 mV</td>
</tr>
<tr>
<td>DAC8812</td>
<td>16-Bit</td>
<td>2</td>
<td>SPI</td>
<td>±1 LSB</td>
<td>±0.75 mV</td>
</tr>
<tr>
<td>DAC8814</td>
<td>16-Bit</td>
<td>4</td>
<td>SPI</td>
<td>±1 LSB</td>
<td>±0.75 mV</td>
</tr>
<tr>
<td>DAC8822</td>
<td>16-Bit</td>
<td>2</td>
<td>Parallel</td>
<td>±1 LSB</td>
<td>±1 mV</td>
</tr>
</tbody>
</table>

Table 8. Alternate Amplifier Options

<table>
<thead>
<tr>
<th>Amplifier</th>
<th>Supply Voltage</th>
<th>Bandwidth</th>
<th>Offset Voltage (Typ)</th>
<th>Offset Drift (Typ)</th>
<th>Quiescent Current (Typ)</th>
<th>Input Bias Current (Typ)</th>
<th>Input Voltage Noise (0.1Hz to 10Hz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2277</td>
<td>±18 V</td>
<td>1 MHz</td>
<td>±10 µV</td>
<td>0.1 µV/°C</td>
<td>790 µA</td>
<td>±0.5 nA</td>
<td>220 nVpp</td>
</tr>
<tr>
<td>OPA211</td>
<td>±18 V</td>
<td>80 MHz</td>
<td>±30 µV</td>
<td>0.35 µV/°C</td>
<td>3.6 mA</td>
<td>±50 nA</td>
<td>80 nVpp</td>
</tr>
<tr>
<td>OPA188</td>
<td>±18 V</td>
<td>2 MHz</td>
<td>±6 µV</td>
<td>0.085 µV/°C</td>
<td>450 µA</td>
<td>±160 pA</td>
<td>250 nVpp</td>
</tr>
<tr>
<td>OPA170</td>
<td>±18 V</td>
<td>1.2 MHz</td>
<td>±250 µV</td>
<td>0.3 µV/°C</td>
<td>110 µA</td>
<td>±8 pA</td>
<td>2 µVpp</td>
</tr>
</tbody>
</table>
8 About the Authors

Eugenio Mejia is an applications engineer intern in the precision digital to analog converters group at Texas Instruments.

Kevin Duke is an applications engineer in the precision digital to analog converters group at Texas Instruments where he supports industrial and catalog products and applications. Kevin received his BSEE from Texas Tech University in 2010.

Navin Kommaraju is the systems and applications manager in the precision digital to analog converters group at Texas Instruments. Navin received his BTech in Electrical and Electronics Engineering from the Indian Institute of Technology, India, an MS in Computer Engineering from Iowa State University and an MBA from the University of Texas at Austin.
Appendix A.

A.1 Electrical Schematic

Figure A-1: Electrical Schematic

<table>
<thead>
<tr>
<th>Passive Name in Text</th>
<th>Passive Name in Schematic</th>
</tr>
</thead>
<tbody>
<tr>
<td>( R_{G1} )</td>
<td>R3</td>
</tr>
<tr>
<td>( R_{G2} )</td>
<td>R4</td>
</tr>
<tr>
<td>( R_{FB2} )</td>
<td>R5</td>
</tr>
<tr>
<td>( C_{COMP} )</td>
<td>C13</td>
</tr>
</tbody>
</table>
### Bill of Materials

#### TI PARTS
TIDU031  ±10V 4-Quadrant Multiplying DAC

<table>
<thead>
<tr>
<th>Item #</th>
<th>Quantity</th>
<th>Designation</th>
<th>Value</th>
<th>Description</th>
<th>Manufacturer</th>
<th>Part Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>3</td>
<td>C1, C9, C5</td>
<td>10μF</td>
<td>CAP, CERMA, 10μF, 25V, ±10%, KYOC, 1206</td>
<td>Multan</td>
<td>GRM81C9Q101M0K12L</td>
</tr>
<tr>
<td>2</td>
<td>3</td>
<td>C2, C4, C6</td>
<td>1μF</td>
<td>CAP, CERMA, 1μF, 25V, ±10%, KYOC, 1206</td>
<td>AVX</td>
<td>12095C1Q05K4TZA</td>
</tr>
<tr>
<td>3</td>
<td>3</td>
<td>C31, C14, C16</td>
<td>160μF</td>
<td>CAP, CERMA 160μF, 25V, ±10%, KYOC, 0603</td>
<td>AVX</td>
<td>060333100K4TZA</td>
</tr>
<tr>
<td>4</td>
<td>3</td>
<td>C32, C15, C17</td>
<td>0.1μF</td>
<td>CAP, CERMA, 0.1μF, 25V, ±10%, KYOC, 0805</td>
<td>Kemet</td>
<td>08050C104G49A0U</td>
</tr>
<tr>
<td>5</td>
<td>1</td>
<td>C13</td>
<td>0.012μF</td>
<td>CAP, CERMA, 0.012μF, 25V, ±10%, KYOC, 0603</td>
<td>Multan</td>
<td>GRM1B8R71E123K0603</td>
</tr>
<tr>
<td>7</td>
<td>1</td>
<td>L1</td>
<td></td>
<td>Header, TH, 100mil, 44, Gold plated, 230 mil above insulator</td>
<td>Jantec</td>
<td>79W-104-07-9-5</td>
</tr>
<tr>
<td>8</td>
<td>5</td>
<td>J1, J3, J4, J5, J6</td>
<td></td>
<td>Terminal, Black, 6A, 3.5mm Pitch, 3-Pin, TH</td>
<td>On-Shell Technology, Inc.</td>
<td>66055/20S</td>
</tr>
<tr>
<td>9</td>
<td>1</td>
<td>R5</td>
<td>100kΩ</td>
<td></td>
<td></td>
<td>ERF-64A100V</td>
</tr>
<tr>
<td>10</td>
<td>2</td>
<td>R4, R7</td>
<td>500Ω</td>
<td></td>
<td></td>
<td>ERF-64A500V</td>
</tr>
<tr>
<td>11</td>
<td>2</td>
<td>TP1, TP2, TP3</td>
<td></td>
<td>Test Point, Multipurpose, Red, TH</td>
<td>Keystone</td>
<td>5011</td>
</tr>
<tr>
<td>12</td>
<td>3</td>
<td>TP1, TP12, TP13</td>
<td></td>
<td>Test Point, Multipurpose, Black, TH</td>
<td>Keystone</td>
<td>5011</td>
</tr>
<tr>
<td>13</td>
<td>1</td>
<td>U1</td>
<td>16-Bit Serial Input Multiplying Digital-to-Analog Converter, ODA005BA</td>
<td>Texas Instruments</td>
<td>DAC0881ICDGK</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>1</td>
<td>U103</td>
<td>High Precision OPERATIONAL AMPLIFIER, ODA008A</td>
<td>Texas Instruments</td>
<td>OPA2177UA</td>
<td></td>
</tr>
</tbody>
</table>

**Figure A-2: Bill of Materials**
IMPORTANT NOTICE FOR TI REFERENCE DESIGNS

TI reference designs are intended to help buyers of semiconductor products (also referred to herein as “components”) sold by Texas Instruments Incorporated and its subsidiaries (TI). TI reference designs have been created using standard laboratory conditions and engineering practices, including specific testing (where applicable) described in the reference design documentation.

System designers using TI components ("Buyers") are authorized to use TI reference designs with the TI product(s) identified in each particular reference design and to modify the reference design in the development of their end products, but no license is granted to any third party technology included in a reference design. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT OR THIRD PARTY INTELLECTUAL PROPERTY RIGHT IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI REFERENCE DESIGNS ARE PROVIDED “AS IS”. TI MAKES NO WARRANTIES OR REPRESENTATIONS WITH REGARD TO THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, EXPRESS, IMPLIED OR STATUTORY, INCLUDING LACK OF ACCURACY OR COMPLETENESS. TI DISCLAIMS ANY WARRANTY OF TITLE AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, QUIET ENJOYMENT, QUIET POSSESSION, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS WITH REGARD TO TI REFERENCE DESIGNS OR USE THEREOF. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY BUYERS AGAINST ANY THIRD PARTY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON A COMBINATION OF COMPONENTS PROVIDED IN A TI REFERENCE DESIGN. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, SPECIAL, INCIDENTAL, CONSEQUENTIAL OR INDIRECT DAMAGES, HOWEVER CAUSED, ON ANY THEORY OF LIABILITY AND WHETHER OR NOT TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES, ARISING IN ANY WAY OUT OF TI REFERENCE DESIGNS OR BUYER’S USE OF TI REFERENCE DESIGNS.

TI reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms and conditions of sale and without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible for such altered documentation. Information of third parties may be subject to additional restrictions.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards that anticipate dangerous failures, monitor failures and their consequences, lessen the likelihood of dangerous failures and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in Buyer’s safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed an agreement specifically governing such use.

Only those TI components that TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components that have not been so designated is solely at Buyer's risk, and Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.
IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer’s risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products

Audio
www.ti.com/audio

Amplifiers
amplifier.ti.com

Data Converters
dataconverter.ti.com

DLP® Products
www.dlp.com

DSP
dsp.ti.com

Clocks and Timers
www.ti.com/clocks

Interface
interface.ti.com

Logic
logic.ti.com

Power Mgmt
power.ti.com

Microcontrollers
microcontroller.ti.com

RFID
www.ti-rfid.com

OMAP Applications Processors
www.ti.comomap

Wireless Connectivity
www.ti.com/wirelessconnectivity

Applications

Automotive and Transportation
www.ti.com/automotive

Communications and Telecom
www.ti.com/communications

Computers and Peripherals
www.ti.com/computers

Consumer Electronics
www.ti.com/consumer-apps

Energy and Lighting
www.ti.com/energy

Industrial
www.ti.com/industrial

Medical
www.ti.com/medical

Security
www.ti.com/security

Space, Avionics and Defense
www.ti.com/space-avionics-defense

Video and Imaging
www.ti.com/video

e2e.ti.com