# Reinforced Isolated IGBT Gate-Drive Flyback Power Supply With Eight Outputs

**TI Designs**

TI Designs provide the foundation that you need including methodology, testing and design files to quickly evaluate and customize the system. TI Designs help you accelerate your time to market.

## Design Resources

- TIDA-00182 - Design Page  
- UCC28701 - Product Folder  
- CSD19533Q5A - Product Folder

**Design Features**

- Reinforced Isolated Power Supply for IGBT Gate Drive  
- Supports Six IGBT Gate Drivers for Three-Phase Inverter (Each Arm in Half-Bridge Configuration)  
- Two Low-Ripple (<200 mV) Outputs for Each IGBT of Three-Phase Inverter: 16 V (×2) and –8.2 V (×2)  
- Operates with Unregulated 24-V Input  
- Output power: 2 W per IGBT  
- Scalable to Support Higher Power IGBTs  
- Output Capacitors Rated to Support up to 6-A Peak Gate Drive Current  
- Option to Shut Down the Power Supply to Facilitate Safe Torque Off (STO) Feature  
- Designed to Comply with IEC61800-5

## Featured Applications

- Variable Speed AC/DC Drives  
- Industrial and Solar Inverters  
- UPS Systems  
- Servo Drives  
- IGBT-Based HVDC Systems

---

An IMPORTANT NOTICE at the end of this TI reference design addresses authorized use, intellectual property matters and other important disclaimers and information.

All trademarks are the property of their respective owners.
1 System Description

This reference design provides reinforced isolated positive and negative voltage rails required for insulated-gate bipolar transistor (IGBT) gate drivers from a single 24-V DC input supply. IGBTs are used in three-phase inverters for variable-frequency drives to control the speed of AC motors. This reference design uses a flyback topology and provides isolation compliant with IEC61800-5 and is intended to operate from a pre-regulated 24-V DC input. With a regulated input source (within 5%), a primary side regulated controller can regulate the line and load well.

This reference design uses a single transformer for generating power rails for all three arms of the three-phase inverter. The voltage rails for all the top IGBTs are isolated whereas the voltage rails for all bottom IGBTs are combined. Larger IGBTs for higher power drives sometimes require more gate drive current than what is provided by a typical IGBT gate driver; designers often use additional transistors for gate current boosting. This reference design provides 16 V on the positive outputs and –8.2 V on the negative outputs to compensate for the added voltage drops in these transistors.

Three-phase inverters are used for variable-frequency drives to control the speed of AC motors and for high power applications such as a high-voltage, direct current (HVDC) power transmission. The typical application of a three-phase inverter using six isolated gate drivers is shown in Figure 1. Note that each phase uses a high-side and a low-side IGBT switch to apply positive and negative HVDC pulses to the motor coils in an alternating mode.

High-power IGBTs require isolated gate drivers to control their operations. Each IGBT is driven by a single isolated gate driver that galvanically isolates the high-voltage output from the low-voltage controlled inputs. The emitter of the top IGBT floats, which necessitates using an isolated gate-driver. In order to isolate the high-voltage circuit with a low-voltage control circuit, isolated gate drivers are used to control the bottom IGBTs.

1.1 Requirements of a Gate Drive Supply

To reduce conduction losses, the gates of the IGBTs are supplied with a much higher voltage than the actual gate-threshold voltages. Typically, 15 to 18 V are applied at the gate to reduce the $V_{(on)}$.

The IGBT is a minority carrier device with a high-input impedance and has a large, bipolar current-carrying capability. The switching characteristics of an IGBT are very much similar to that of a power MOSFET. Assuming identical conditions, IGBTs and MOSFETs behave identically when turned on, and both have similar current rise and voltage fall times. However, the waveforms of the switched current are different when turned off.

![Figure 1. Three-Phase Inverter with Isolated Gate Drive](image-url)
At the end of the switching event, the IGBT has a tail current, which does not exist for the MOSFET. This tail is caused by minority carriers trapped in the base of the bipolar output section of the IGBT, which causes the device to remain turned on. Unlike a bipolar transistor, the IGBT cannot extract these carriers to speed up switching as there is no external connection to the base, so the device remains turned on until the carriers recombine.

This tail current increases the turn-off losses and requires an increase in the dead time between the conduction of two devices in a half-bridge circuit. To reduce the turn-off time, have a negative voltage (–5 to –10 V) at the gate.

When activated, an IGBT generates some voltage spikes on the gate terminal due to the high dv/dt and parasitic capacitance between the gate and emitter. The voltage spikes can cause a false turn-on of the bottom IGBT. A negative voltage at the gate helps to avoid this false turn-on trigger.

Usually, 16 V is applied to the gate for turn-on and –8 V for turn-off.

Next, decide on the power requirement to drive the IGBT. Equation 1 calculates the gate drive power requirement for different power ratings of variable speed drives:

\[ P_{\text{gate}} = P_{\text{driver}} + (Q_{\text{gate}} \times f_{\text{sw}} \times \Delta V_{\text{gate}}) + (C_{\text{ge}} \times f_{\text{sw}} \times \Delta V_{\text{gate}}^2) \]

where

- \( Q_{\text{gate}} \) = Total gate charge
- \( f_{\text{sw}} \) = Switching frequency
- \( \Delta V_{\text{gate}} \) = Gate driver output voltage swing

Note that the second term in Equation 1 reflects power requirement for IGBT gate capacitance and the third term reflects the power requirement for additional external capacitance as shown in Figure 2.

As noted earlier, an isolated gate driver is used to turn the IGBT on and off. In this process, power is dissipated by the driver IC, IGBT gate, and by any RC circuits in the gate drive path (see Figure 2).

**Figure 2. IGBTs with Gate Drive Circuitry for Gate Power Calculation**
Considering the following example:

- An IGBT module with 1200 V/200 A capacity (appropriate for <100 kW drives) having $Q_{gate} = 1.65 \mu C$.
- A switching frequency of 16 kHz, considered high for typical high-power drives.
- A gate voltage, swinging from −15 to 15 V. These values are a worst case condition since IGBTs are typically driven with 15 V and either −5 or −8 V.
- Gate-to-Emitter capacitance ($C_{ge}$) = 20 nF (typical value ranges between 1 and 20 nF)
- Gate driver total power consumption ($P_{driver}$) = approximately 600 mW. This value is estimated using the typical data sheet of an isolated IGBT gate-driver.

Using the values above,

$$P_{gate} = 0.6W + 0.792W + 0.288W = 1.68W$$

(2)

With de-rating, Equation 2 comes to 2 W per IGBT.

The current output of a gate-driver may or may not be sufficient to drive the IGBT, so designers use transistors for current boosting. This reference design is designed for 16 V on positive output and −8.2 V on the negative output, which ultimately takes care of the approximate 1-V drop in the transistors.
2  Design Features

The primary objective of this design is to replace the discrete components used in a power supply design with that of a PWM controller-based gate drive power supply. Replacing these components leads to a reduced bill of materials (BOM) and an increased reliability and performance.

2.1  Design Requirements

The system-level requirements for this design include:

- A PWM controller and a topology that helps scale the output power while driving high-power IGBTs
- Isolated positive and negative rails (16 and –8 V) to power the isolated gate driver and the gates of the IGBTs
- Continuous output power of 2 W to drive each IGBT
- Support up to a 6-A peak current, with an output voltage ripple of less than 200 mV
- The ability to shut down the power supply to support the STO feature to comply with safety-related IEC61800-5-1 standards

2.2  Topology Selection

This reference design is intended to operate with an unregulated 24-V input. To save costs, have one transformer generate all the isolated rails to feed the gate driver and avoid any use of opto-based feedback. Flyback topology with primary-side regulation meets these requirements. The requirements of the PWM controller, MOSFETs, and transformer are listed here:

- PWM Controller
  - Should support flyback topology
  - Should support primary-side regulation
  - Shutdown feature to incorporate STO functionality
  - Operate from a 24-V supply
- Power MOSFETs
  - Should have a rated VDS ≥ 100 V to support a 24-V input supply
  - Should support 3-A drain current (minimum)
- Transformer specifications (as per IEC61800-5-1)
  - Four isolated outputs: Vout1 = 25 V at 150 mA, Vout2 = 25 V at 150 mA, Vout3 = 25 V at 150 mA, and Vout4 = 25 V at 450 mA
  - Switching frequency = 100 kHz
  - Primary to secondary isolation = 7.4 kV for 1.2/50-μs impulse voltage
  - Type test voltage:
    - Primary to Secondary = 3.6 kV_{RMS}
    - Secondary1 to Secondary2 = 1.8 kV_{RMS}
    - Secondary2 to Secondary3 = 1.8 kV_{RMS}
    - Secondary3 to Secondary4 = 1.8 kV_{RMS}
  - Spacings:
    - Primary to Secondary clearance = 8 mm
    - Secondary1 to Secondary2 clearance = 5.5 mm
    - Secondary2 to Secondary3 clearance = 5.5 mm
    - Secondary3 to Secondary4 clearance = 5.5 mm
    - Creepage distance = 9.2 mm
  - Functional isolation primary and secondaries = 1.5-kV DC
  - DC isolation between secondaries = 1.5-kV DC
The aforementioned spacing, creepage, and impulse test voltage are met by considering reinforced isolation. If the drive architecture requires only basic or functional isolation, the transformer can be redesigned. Lower levels of spacing and creepage values significantly reduces the size of the transformer.

Figure 3. Flyback Transformer Symbol for TIDA-00182
3 Block Diagram

This reference design is intended for motor control, industrial inverters, and many other applications that use IGBT drivers and should help to reduce design time significantly while meeting all of the design requirements. The design files include schematics, bill of materials (BOM), layer plots, Altium files, Gerber files, and test results.

4 Highlighted Products

This reference design features the following devices, which were selected based on their specifications:
- UCC28701 Constant-Voltage, Constant-Current PWM Controller with Primary-Side Regulation
- CSD19533 NexFET™ power MOSFET

For more information on each of these devices, see the respective product folders at www.ti.com or click on the links for the product folders on the first page of this reference design (Design Resources).

4.1 Component Selection

The following components were selected based on their specifications.

4.1.1 UCC28701

The UCC28700 is a flyback power supply controller that provides accurate voltage and constant current regulation with primary-side feedback, eliminating the need for optocoupler feedback circuits. The controller operates in discontinuous conduction mode with valley switching to minimize switching losses. The modulation scheme is a combination of frequency and primary peak current modulation to provide high conversion efficiency across the load range. The controller has a maximum switching frequency of 130 kHz and allows for a shutdown operation using the NTC pin.

4.1.2 CSD19533

This 100-V, 7.8-mΩ, SON 5 × 6-mm NexFET™ power MOSFET minimizes losses in power conversion applications. The maximum drain current capability is much higher than the 3-A design requirement.
4.2 Circuit Design

4.2.1 Powering Up UCC28701

The VDD pin of UCC28701 is connected to a bypass capacitor to ground and a start-up resistance to the input bulk capacitor positive terminal. The VDD turn-on UVLO threshold is 21 V and turn-off UVLO threshold is 8.1 V, with an available operating range up to 35 V. The wide VDD range provides the advantage of selecting a relatively small VDD capacitor and high-value start-up resistance to minimize no-load standby power loss in the start-up resistor. Because the input voltage for this reference design is 24 V, a smaller value (10 kΩ) of a start-up resistor is used along with a VDD capacitor of 2.2 µF. After applying the input voltage to the converter, the start-up resistor connected to VDD from the bulk capacitor voltage charges the VDD capacitor. When charging the VDD capacitor, the device bias supply current is less than 1.5 µA. When VDD reaches the 21-V UVLO turn-on threshold, the controller is enabled and the converter starts switching. The initial three cycles are limited to \( I_{\text{PP(min)}} \), which allows sensing any initial input or output faults with minimal power delivery. After the initial three cycles at minimum \( I_{\text{PP(min)}} \), the controller responds to the condition dictated by the control law. The converter remains in discontinuous mode while charging the output capacitors, maintaining a constant output current until the output voltage regulates.

**NOTE:** The minimum voltage on the 24-V input rail that can guarantee start-up has to be >23 V because of the UCC28701 \( V_{\text{DD(on)(max)}} \) specifications.

Figure 5. Powering Up UCC28701
4.2.2 Transformer Design

For designing the transformer, important parameters are primary-to-secondary turns ratio, auxiliary-to-secondary turns ratio, and primary winding inductance. The maximum primary-to-secondary turns ratio can be determined by the target maximum switching frequency at full load, the minimum input capacitor bulk voltage, and the estimated discontinuous conduction mode (DCM) quasi-resonant time. Before calculating the transformer parameters, determine the maximum available total duty cycle of the on-time and secondary conduction time based on target switching frequency and DCM resonant time. \( D_{\text{MAGCC}} \) is defined as the secondary diode conduction duty cycle during constant-current (CC) operation, which is set internally by the UCC28701 at 0.425. For the transition mode operation limit, the period required from the end of secondary current conduction to the first valley of the \( V_{DS} \) is half of the DCM resonant period. \( D_{\text{MAX}} \) can be determined using Equation 3:

\[
D_{\text{MAX}} = 1 - \left( \frac{T_R}{2f_{\text{MAX}}} \right) - D_{\text{MAGCC}}
\]

where

- \( D_{\text{MAX}} \): MOSFET on-time duty cycle
- \( T_R \): Resonant frequency during the DCM time, assuming \( T_R = 2 \) uS for resonant frequency of 500 kHz
- \( f_{\text{MAX}} \): Target full-load maximum switching frequency of the converter
- \( D_{\text{MAGCC}} \): Secondary diode conduction duty cycle in CC, (equal to 0.425 for UCC28701) (3)

For this reference design, \( f_{\text{MAX}} \) is 100 kHz, which calculates \( D_{\text{MAX}} = 0.475 \)

Once \( D_{\text{MAX}} \) is known, the maximum turns-ratio of the primary to secondary can be determined with Equation 4. Determine the total voltage on the secondary winding, which is the sum of \( V_{\text{OCV}} \) and the secondary rectifier \( V_F \).

\[
N_{PS(\text{max})} = \frac{D_{\text{MAX}} \times V_{\text{BULK(min)}}}{D_{\text{MAGCC}} \times (V_{\text{OCV}} + V_F)}
\]

where

- \( N_{PS} \): Transformer primary-to-secondary turns ratio.
- \( D_{\text{MAX}} \): MOSFET on-time duty cycle
- \( V_{\text{BULK(min)}} \): Minimum voltage on input bulk capacitor at full power
- \( D_{\text{MAGCC}} \): Secondary diode conduction duty cycle in CC (equal to 0.425 for UCC28701)
- \( V_{\text{OCV}} \): Regulated output voltage of the converter
- \( V_F \): Secondary rectifier forward voltage drop at near-zero current

UCC28701 has UVLO threshold of 21 V, so keep \( V_{\text{BULK(min)}} \) equal to 21 V. The outputs are required to provide 16 and –8 V at the same time, so select \( V_{\text{OCV}} \) equal to 25 V. Use a schottky diode as a secondary rectifier having forward voltage drop equal to 0.3 V. With all these values, the calculated value of \( N_{PS(\text{max})} \) is 0.92, and \( N_{PS} \) is finalized as 0.9.

The UCC28701 controller CC regulation is achieved by maintaining a maximum \( D_{\text{MAG}} \) duty cycle of 0.425 at the maximum primary current setting. The transformer turns ratio and CC-regulating voltage determine the current sense resistor for a target constant current (Equation 5). Because not all of the energy stored in the transformer is transferred to the secondary, a transformer efficiency term is included. This efficiency number includes the core and winding losses, leakage inductance ratio, and bias power ratio to rated output power.

\[
R_{CS} = \frac{V_{\text{CCR}} \times N_{PS} \times \eta_{XFMR}}{2I_{OCC}}
\]

where

- \( R_{CS} \): Primary current programming resistance
- \( V_{\text{CCR}} \): CC-regulating voltage constant (equals 319 mV, typical from UCC28701 datasheet)
- \( N_{PS} \): Transformer primary-to-secondary turns ratio
- \( \eta_{XFMR} \): Transformer primary-to-secondary power transfer efficiency, assume \( \eta_{XFMR} = 0.8 \)
- \( I_{OCC} \): Converter output CC target

(5)
The total output current from the reference design is 0.5 A. Keeping some margin, take $I_{OCC}$ equal to 0.55 A. Using these values, the calculated value of $R_{CS}$ is 0.2 Ω.

The transformer primary current is simply the maximum current sense threshold divided by the current sense resistance (Equation 6):

$$I_{PP(max)} = \frac{V_{CST(max)}}{R_{CS}}$$

where

- $I_{PP(max)}$: Maximum transformer primary current.
- $V_{CST(max)}$: CS pin maximum current-sense threshold (equals 750 mV, typical from UCC28701 datasheet)
- $R_{CS}$: Primary current programming resistance.

(6)

With $R_{CS}$ equal to 0.2 Ω, the maximum transformer primary current equals 3.75 A.

Calculate the primary transformer inductance using the standard energy storage equation for flyback transformers. The primary current, maximum switching frequency, and output and transformer power losses are included in Equation 7:

$$L_P = \frac{2(V_{OCV} + V_F) \times I_{OCC}}{\eta_{XFMR} \times I_{PP(max)}^2 \times f_{MAX}}$$

where

- $L_P$: Transformer primary inductance
- $V_{OCV}$: Regulated output voltage of the converter
- $V_F$: Secondary rectifier forward voltage drop at near-zero current
- $I_{OCC}$: Converter output CC target
- $\eta_{XFMR}$: Transformer primary-to-secondary power transfer efficiency
- $I_{PP(max)}$: Maximum transformer primary current
- $f_{MAX}$: Target full-load maximum switching frequency of the converter

(7)

With $V_{OCV} = 25$ V, $V_F = 0.3$ V, $I_{OCC} = 0.55$ A, $\eta_{XFMR} = 0.8$, $I_{PP(max)} = 3.75$ and $f_{MAX} = 100$ kHz, the calculated value of $L_P$ is 24 uH.

The secondary winding to auxiliary winding transformer turns ratio is determined by the lowest target operating output voltage in constant-current regulation and the $V_{DD}$ UVLO of the UCC28701. The transformer leakage inductance energy supplies additional energy to $V_{DD}$, which allows a lower turns ratio to be used, if required. Equation 8 calculates for the same:

$$N_{AS} = \frac{V_{DD(off)} + V_{FA}}{V_{OCC} + V_F}$$

where

- $N_{AS}$: Transformer auxiliary-to-secondary turns ratio
- $V_{DD(off)}$: UVLO turn-off voltage (equals 8.1 V, typical from UCC28701 datasheet)
- $V_{FA}$: Auxiliary rectifier forward voltage drop
- $V_{OCC}$: Target lowest converter output voltage in CC regulation
- $V_F$: Secondary rectifier forward voltage drop at near-zero current

(8)

For a 5% regulation, $V_{OCC}$ is 23.75 V, and assuming secondary rectifier diode and auxiliary rectifier diode have the same forward voltage drop of 0.3 V, the calculated value of $N_{AS}$ is 0.35. This design uses an $N_{AS}$ of 0.5.
4.2.3 Transformer Parameter Verification

The transformer turns ratio selected affects the MOSFET VDS and secondary rectifier reverse voltage, so review these aspects. The UCC28701 controller requires a minimum on time of the MOSFET \( T_{\text{ON}} \) and minimum DMAG time \( T_{\text{DMAG}} \) of the secondary rectifier in the high line, minimum load condition. The selection of \( f_{\text{MAX}} \), \( L_p \) and \( R_{\text{CS}} \) affects the minimum \( T_{\text{ON}} \) and \( T_{\text{DMAG}} \). The secondary rectifier and MOSFET voltage stress can be determined by Equation 9.

\[
V_{\text{REV}} = \frac{V_{\text{IN(max)}}}{N_{\text{PS}}} + V_{\text{OCV}}
\]

where
- \( V_{\text{REV}} \): Peak reverse voltage on the secondary rectifier
- \( V_{\text{IN(max)}} \): Maximum input voltage to the converter
- \( V_{\text{OCV}} \): Regulated output voltage of the converter
- \( N_{\text{PS}} \): Transformer primary-to-secondary turns ratio

With \( V_{\text{IN(max)}} = 25.2 \text{ V} \) (5% higher than 24 V), the calculated value of \( V_{\text{REV}} = 53.3 \text{ V} \). This reference design uses secondary rectifier diodes with \( V_{\text{REV}} \) equal to 100 V.

For the MOSFET VDS voltage stress, include an estimated leakage inductance voltage spike \( (V_{\text{LK}}) \).

Equation 10 calculates the MOSFET VDS voltage stress.

\[
V_{\text{DSPK}} = (V_{\text{IN(max)}}) + (V_{\text{OCV}} + V_f) \times N_{\text{PS}} + V_{\text{LK}}
\]

where
- \( V_{\text{DSPK}} \): Peak MOSFET drain-to-source voltage at high line
- \( V_{\text{IN(max)}} \): Maximum input voltage to the converter
- \( V_{\text{OCV}} \): Regulated output voltage of the converter
- \( V_f \): Secondary rectifier forward voltage drop at near-zero current
- \( V_{\text{LK}} \): Estimated leakage inductance energy reset voltage
- \( N_{\text{PS}} \): Transformer primary-to-secondary turns ratio

Assuming \( V_{\text{LK}} = 25 \text{ V} \), the peak drain-to-source voltage \( V_{\text{DSPK}} \) equals 73 V. This reference design uses MOSFET with \( V_{\text{DS(max)}} \) equal to 100 V.
Equation 11 and Equation 12 are used to determine if the minimum $T_{ON}$ target of 300 ns and minimum $T_{DMAG}$ target of 1.1 μs are achieved. These values are required by UCC28701 for proper sensing, valley switching, and operation of the device.

$$T_{ON(min)} = \frac{L_p}{I_{PP(max)} \times V_{CST(min)}} \times \frac{V_{IN(max)}}{V_{CST(max)}}$$

where

- $T_{ON(min)}$: Minimum MOSFET on time
- $L_p$: Transformer primary inductance
- $I_{PP(max)}$: Maximum transformer primary current
- $V_{CST(min)}$: CS-pin minimum current-sense threshold (equals 250 mV, typical from UCC28701 datasheet)
- $V_{IN(max)}$: Maximum input voltage to the converter
- $V_{CST(max)}$: CS pin maximum current-sense threshold (equals 750 mV, typical from UCC28701 datasheet) \hspace{1cm} (11)

The calculated value of $T_{ON(min)}$ is 1.2 μs, which is higher than the target of 300 ns.

$$T_{DMAG(min)} = \frac{T_{ON(min)} \times V_{IN(max)}}{N_{PS} \times (V_{OCV} + V_F)}$$

where

- $T_{DMAG(min)}$: Minimum secondary rectifier conduction time
- $T_{ON(min)}$: Minimum MOSFET on time
- $N_{PS}$: Transformer primary-to-secondary turns ratio
- $V_{OCV}$: Regulated output voltage of the converter
- $V_F$: Secondary rectifier forward voltage drop at near-zero current \hspace{1cm} (12)

The calculated value of $T_{DMAG(min)}$ is 1.33 μs, which is higher than the target of 1.1 μs.
4.2.4 Primary Side Regulation

In primary-side control, the output voltage is sensed on the auxiliary winding during the transfer of transformer energy to the secondary. To accurately represent the secondary output voltage on the auxiliary winding, the discriminator (inside UCC28701) reliably blocks the leakage inductance reset and ringing, continuously samples the auxiliary voltage during the down slope after the ringing is diminished, and captures the error signal at the time the secondary winding reaches zero current. The internal reference on VS is 4.05 V, and it is connected to a resistor divider from the auxiliary winding to ground. The output-voltage feedback information is sampled at the end of the transformer secondary current demagnetization time to provide an accurate representation of the output voltage. Timing information to achieve valley-switching and to control the duty cycle of the secondary transformer current is determined by the waveform on the VS pin. Do not place a filter capacitor on this input, which would interfere with accurate sensing of this waveform. The values for the auxiliary voltage divider upper-resistor $R_{S1}$ and lower-resistor $R_{S2}$ can be determined by Equation 13 and Equation 14:

$$R_{S1} = \frac{V_{IN(run)}}{N_{PA} \times I_{VSL(run)}}$$

where

- $N_{PA}$: Transformer primary-to-auxiliary turns ratio
- $V_{IN(run)}$: Converter input start-up (run) voltage
- $I_{VSL(run)}$: The run-threshold for the current pulled out of the VS pin during the MOSFET on-time (equal to 260 μA, maximum from UCC28701 datasheet)

If $N_{PS} = 0.9$ and $N_{AS} = 0.5$, then $N_{PA} = 1.8$. The controller starts working at $V_{IN(run)} = 21$ V. With these values, the calculated value of $R_{S1}$ is 44.8 kΩ.

$$R_{S2} = \frac{R_{S1} \times V_{VSR}}{N_{AS} \times (V_{OCV} + V_{F}) - V_{VSR}}$$

where

- $V_{OCV}$: regulated output voltage of the converter
- $V_{F}$: secondary rectifier forward voltage drop at near-zero current
- $N_{AS}$: transformer auxiliary-to-secondary turns ratio
- $R_{S1}$: the VS divider high-side resistance
- $V_{VSR}$: CV regulating level at the VS input (equal to 4.05 V, typical from UCC28701 datasheet)

With $R_{S1} = 44.8$ kΩ, the calculated value of $R_{S2}$ is 21.09 kΩ.
### 4.2.5 MOSFET Gate Drive and Current Sensing

The DRV pin of UCC28701 is connected to the MOSFET gate pin, usually through a series resistor. The gate driver provides a gate drive signal limited to 14 V. The turn-on characteristic of the driver is a 25-mA current source, which limits the turn-on dv/dt of the MOSFET drain and reduces the leading-edge current spike but still provides the gate drive current to overcome the Miller plateau. The gate drive turn-off current is determined by the low-side driver \( R_{\text{DS(on)}} \) and any external gate drive resistance. The current-sense (CS) pin is connected through a series resistor \( R_{\text{LC}} \) to the current-sense resistor \( R_{\text{CS}} \). The CS threshold is 0.75 V for \( I_{\text{PP(max)}} \) and 0.25 V for \( I_{\text{PP(min)}} \). The series resistor \( R_{\text{LC}} \) provides the function of feed-forward line compensation to eliminate change in \( I_{\text{PP}} \) due to change in \( di/dt \) and the propagation delay of the internal comparator and MOSFET turn-off time. There is an internal leading-edge blanking time of 235 ns to eliminate sensitivity to the MOSFET turn-on current spike. The value of \( R_{\text{CS}} \) is determined by the target output current in CC regulation. The values of \( R_{\text{CS}} \) and \( R_{\text{LC}} \) can be determined by Equation 5 and Equation 15:

\[
R_{\text{LC}} = \frac{K \cdot R_{\text{S1}} \cdot R_{\text{CS}} \cdot T_{\text{D}} \cdot N_{\text{PA}}}{L_{\text{P}}}
\]

where:
- \( R_{\text{LC}} \): Line compensation resistor
- \( R_{\text{S1}} \): VS pin high-side resistor value
- \( R_{\text{CS}} \): CS resistor value
- \( T_{\text{D}} \): CS delay including MOSFET turn-off delay; add 50 ns to MOSFET delay
- \( N_{\text{PA}} \): Transformer primary-to-auxiliary turns ratio
- \( L_{\text{P}} \): Transformer primary inductance
- \( K \): Current-scaling constant (equal to 25 A/A, from datasheet of UCC28701)

The calculated value for RLC is 1.68 kΩ.

Figure 6 shows the section of schematic with MOSFET gate drive and current sense circuit.

![Figure 6. MOSFET Gate Drive and Current Sense Circuit](image-url)
Table 1 shows the mapping of the component designators (in Section 4.2.2 to Section 4.2.5) with the component designators and values used in the schematic design.

### Table 1. Calculated and Schematic Component Mapping

<table>
<thead>
<tr>
<th>DESIGN DESIGNATOR</th>
<th>CALCULATED VALUE</th>
<th>SCHEMATIC DESIGNATOR</th>
<th>SCHEMATIC VALUE</th>
</tr>
</thead>
<tbody>
<tr>
<td>R&lt;sub&gt;CS&lt;/sub&gt;</td>
<td>0.2 Ω</td>
<td>R9</td>
<td>0.2 Ω</td>
</tr>
<tr>
<td>R&lt;sub&gt;S1&lt;/sub&gt;</td>
<td>44.8 kΩ</td>
<td>R11</td>
<td>44.8 kΩ</td>
</tr>
<tr>
<td>R&lt;sub&gt;S2&lt;/sub&gt;</td>
<td>21.09 kΩ</td>
<td>R15</td>
<td>21 kΩ</td>
</tr>
<tr>
<td>R&lt;sub&gt;LC&lt;/sub&gt;</td>
<td>1.68 kΩ</td>
<td>R18</td>
<td>1.6 kΩ</td>
</tr>
</tbody>
</table>

#### 4.2.6 Shutdown Operation of PWM Controller

The UCC28701 has an NTC pin that can be used for an external NTC thermistor to allow a user-programmable external thermal shutdown. The shutdown threshold is 0.95 V with an internal 105-μA current source, which results in a 9.05-kΩ thermistor shutdown threshold. This reference design uses this pin for a shutdown operation of the PWM controller to facilitate STO feature. The STO function is the most common and basic drive-integrated safety function. The STO features ensure that no torque-generating energy can continue to act upon a motor and prevent unintentional starting. As shown in Figure 7, a BJT (Q2) is used as a switch to facilitate the STO feature in this reference design. Once an active-high shutdown signal is given on CONN2, the BJT (Q2) turns on and pulls the NTC pin of UCC28701 low, which ultimately stops the switching of UCC28701. The STO functionality is shown tested and the waveforms are shown in Figure 11.

**Figure 7. Shutdown Mechanism**
4.2.7 Positive and Negative Outputs for Gate Driver

Each secondary outputs of the transformer is rectified and given to zener regulators. In Figure 8, LEDs on each output indicate the availability of the output. The positive (16 V) and negative (–8.2 V) outputs are generated using two zener diodes on each output followed by bulk capacitors for the large current ripples (as explained in Section 5.5).

Figure 8. Positive and Negative Outputs on Each Secondary
4.2.8 Single Transformer for Powering All Three IGBT Arms

The selected flyback topology uses only one transformer to power all three arms (U, V, and W) of the three-phase inverter. The outputs are as shown in Table 2:

Table 2. Outputs for Top and Bottom IGBTs (for All Three Arms)

<table>
<thead>
<tr>
<th>PHASE</th>
<th>FOR TOP IGBT</th>
<th>FOR BOTTOM IGBT</th>
</tr>
</thead>
<tbody>
<tr>
<td>U</td>
<td>VCC_U_T</td>
<td>VCC_B</td>
</tr>
<tr>
<td></td>
<td>VEE_U_T</td>
<td>VEE_B</td>
</tr>
<tr>
<td></td>
<td>REF_U_T</td>
<td>REF_B</td>
</tr>
<tr>
<td>V</td>
<td>VCC_V_T</td>
<td>VCC_B</td>
</tr>
<tr>
<td></td>
<td>VEE_V_T</td>
<td>VEE_B</td>
</tr>
<tr>
<td></td>
<td>REF_V_T</td>
<td>REF_B</td>
</tr>
<tr>
<td>W</td>
<td>VCC_W_T</td>
<td>VCC_B</td>
</tr>
<tr>
<td></td>
<td>VEE_W_T</td>
<td>VEE_B</td>
</tr>
<tr>
<td></td>
<td>REF_W_T</td>
<td>REF_B</td>
</tr>
</tbody>
</table>

4.2.9 Scalability Option for Higher Power Industrial Drives

This design is intended to be used with IGBT modules with ratings of 1200 V/200 A. If higher power IGBT modules are to be powered, the same reference design can scale up to a higher power by changing the transformer design. The existing transformers have secondary output current ratings of 150 mA each. This rating can be increased to meet the requirement for higher power Industrial drives.
5 Test Setup and Test Results

5.1 Functional Test Results for UCC28701

Figure 9 and Figure 10 show the Gate drive signal, MOSFET Drain voltage and voltage across resistor $R_{CS}$ under no-load condition as well as full-load condition respectively.

A BJT is used as a switch to facilitate the STO feature in this reference design. UCC28701’s NTC pin can be used for achieving this functionality. The same has been tested and the waveform in Figure 11 shows the shutdown signal along with the outputs going to zero.

![Figure 9. Gate Drive Signal, MOSFET Drain Voltage, and Voltage Across RCS (for No Load Condition)](image1)

![Figure 10. Gate Drive Signal, MOSFET Drain Voltage, and Voltage Across RCS (for Full Load Condition)](image2)

![Figure 11. Shutting Down UCC28701 Using External Signals](image3)
5.2 **Output Ripple Measurement**

With all the outputs loaded with 2 W of output power, the ripple at the 16-V output and –8.2-V outputs are captured. On the 16-V output and –8.2-V output, the peak-to-peak ripple voltages are 23 mV and 22.4 mV, respectively. Figure 12 and Figure 13 show the waveforms for the same.

![Figure 12. Ripple Voltage on 16-V Output (at Full Load)](image)

![Figure 13. Ripple Voltage on –8.2-V Output (at Full Load)](image)

5.3 **Efficiency and Output Voltage Regulation**

The efficiency is measured with all the outputs loaded with equal loads. When all the outputs were loaded with a 2-W load each, the efficiency is around 76% as shown in Figure 14:

![Figure 14. Efficiency at Different Vin Values](image)
The regulation data is captured at different Vin values as shown in Figure 15 through Figure 17. While measuring the regulation, the VCC and VEE for bottom IGBTs are loaded with three times the load of each VCC and VEE for top IGBTs. For example, if the VCC and VEE for top IGBTs are loaded with 0.25 W each, then the VCC and VEE for bottom IGBTs are loaded with 0.75 W.

Figure 15. Output Voltage Regulation at Vin = 22.8 V

Figure 16. Output Voltage Regulation at Vin = 24 V

Figure 17. Output Voltage Regulation at Vin = 25.2 V

5.4 Isolation Test Results

The design is tested for and successfully passes the 7-kV impulse test (for 1.2/50 us pulse). The design also passes the type-test isolation voltage tests as per the design specifications.
5.5 Testing with ISO5500 and IGBTs

To duplicate the actual drive testing, this reference design is tested with TI’s ISO5500 EVMs along with 1200-V IGBTs. Two 16-kHz complementary PWM signals for IGBT gate driving are generated using Piccolo™ LaunchPAD™ from TI. The signals are fed to two ISO5500 (each connected to one 1200-V IGBT). The IGBTs are connected in half-bridge form as shown in Figure 18 with 1-kΩ load connected at the output. The image of the setup with all boards is also shown in Figure 19.
With 600 V applied to the IGBT arm, and both the ISO5500s applied with power supply from TIDA-00182, the ripple is measured. **Figure 20** and **Figure 21** show the output ripple voltage waveforms that meet the specification of the reference design.

**Figure 20. Ripple on 16-V Output (for \(dv/dt = 11.4\times10^9\) on the Output Load)**

**Figure 21. Ripple on –8.2-V Output (for \(dv/dt = 11.4\times10^9\) on the Output Load)**

The current boost transistors (NPN and PNP) are used to boost the output current of the ISO5500 to drive the IGBTs. With a 6-A peak current while charging the internal capacitance of IGBTs, the ripple on the VCC and VEE outputs of power supply are also measured (see **Figure 22** and **Figure 23** show the same.)
Figure 22. (Top) Ripple on 16-V Output for 6-A Peak Load Current with IGBTs (Bottom) Zoomed Waveforms
Figure 23. (Top) Ripple on –8.2-V Output for 6-A Peak Load Current with IGBTs (Bottom) Zoomed Waveforms

5.6 Temperature Measurement

The temperature of the power MOSFET (Q1) is about 60°C at room temperature. The thermal resistance from case to ambient can be improved further by having more copper and connecting to the plane. Also explore other packages that lessens thermal resistance from junction to ambient.
6 Design Files

6.1 Schematics

To download the schematics, see the design files at [TIDA-00182].

Figure 24. Main Schematic
6.2 Bill of Materials

To download the bill of materials (BOM), see the design files at [TIDA-00182](#).

<table>
<thead>
<tr>
<th>ITEM</th>
<th>QTY</th>
<th>REFERENCE</th>
<th>PART DESCRIPTION</th>
<th>MANUFACTURER PARTNUMBER</th>
<th>MANUFACTURER</th>
<th>PCB FOOTPRINT</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>C11</td>
<td>CAP, AL, 220 µF, 35 V, ±20%, 0.16 Ω, SMD</td>
<td>EEE-FK1V221P</td>
<td>Panasonic</td>
<td>SMT Radial F</td>
</tr>
<tr>
<td>2</td>
<td>1</td>
<td>C16</td>
<td>CAP, CERM, 2.2 µF, 50 V, ±10%, X5R, 0.805</td>
<td>C2012X5R1H225K125AB</td>
<td>TDK</td>
<td>0805</td>
</tr>
<tr>
<td>3</td>
<td>1</td>
<td>C5</td>
<td>CAP, CERM, 3900 pF, 100 V, ±10%, X7R, 0.805</td>
<td>GRM219R72A392KA01D</td>
<td>Murata</td>
<td>0805</td>
</tr>
<tr>
<td>4</td>
<td>1</td>
<td>CONN1</td>
<td>Terminal Block, 2×1, 5.08 mm, TH</td>
<td>2S82841-2</td>
<td>TE Connectivity</td>
<td>10.16 × 15.2 × 9 mm</td>
</tr>
<tr>
<td>5</td>
<td>1</td>
<td>CONN2</td>
<td>Terminal Block, 4×1, 2.54 mm, TH</td>
<td>OSTVN02A150</td>
<td>On Shore Technology Inc</td>
<td>TERM_BLK, 2pos, 2.54 mm</td>
</tr>
<tr>
<td>6</td>
<td>1</td>
<td>D1</td>
<td>Diode, Schottky, 60 V, 2 A, SMA</td>
<td>B260A-13-F</td>
<td>Diodes Inc.</td>
<td>SMA</td>
</tr>
<tr>
<td>7</td>
<td>1</td>
<td>D12</td>
<td>Diode, Ultrafast, 100 V, 0.25 A, SOD-323</td>
<td>BAS316,115</td>
<td>NXP Semiconductor</td>
<td>SOD-323</td>
</tr>
<tr>
<td>8</td>
<td>1</td>
<td>D5</td>
<td>Diode Schottky 100 V, 5 A, DO214AB</td>
<td>SK510L-TP</td>
<td>Micro Commercial Co</td>
<td>DO-214AB, (SMC)</td>
</tr>
<tr>
<td>9</td>
<td>1</td>
<td>D6</td>
<td>Diode, Zener, 33 V, 550 mW, SMB</td>
<td>1SMBS937BT3G</td>
<td>ON Semiconductor</td>
<td>SMB</td>
</tr>
<tr>
<td>10</td>
<td>1</td>
<td>LBL1</td>
<td>Thermal Transfer Printable Labels, 0.650&quot; W × 0.200&quot; H - 10,000 per roll</td>
<td>THT-14-423-10</td>
<td>Brady</td>
<td>PCB Label 0.650&quot;H × 0.200&quot;W</td>
</tr>
<tr>
<td>11</td>
<td>1</td>
<td>Q1</td>
<td>MOSFET, N-CH, 100 V, 13 A, SON 5×6 mm</td>
<td>CSD1953305A</td>
<td>Texas Instruments</td>
<td>SON 5 × 6 mm</td>
</tr>
<tr>
<td>12</td>
<td>1</td>
<td>Q2</td>
<td>Transistor, NPN, 32 V, 2 A, SOT-89</td>
<td>2DD1664R-13</td>
<td>Diodes Inc.</td>
<td>SOT-89</td>
</tr>
<tr>
<td>13</td>
<td>1</td>
<td>R11</td>
<td>RES, 44.8 kΩ, 0.1%, 0.125 W, 0.805</td>
<td>RT08058R0D744K8L</td>
<td>Yageo America</td>
<td>0805</td>
</tr>
<tr>
<td>14</td>
<td>1</td>
<td>R12</td>
<td>RES, 1.00 kΩ, 1%, 0.125 W, 0.805</td>
<td>CRCW08051K00FKEA</td>
<td>Vishay-Dale</td>
<td>0805</td>
</tr>
<tr>
<td>15</td>
<td>1</td>
<td>R13</td>
<td>RES, 100 Ω, 1%, 0.125 W, 0.805</td>
<td>CRCW0805100FKEA</td>
<td>Vishay-Dale</td>
<td>0805</td>
</tr>
<tr>
<td>16</td>
<td>1</td>
<td>R15</td>
<td>RES, 21.0 kΩ, 1%, 0.125 W, 0.805</td>
<td>CRCW0805210FKEA</td>
<td>Vishay-Dale</td>
<td>0805</td>
</tr>
<tr>
<td>17</td>
<td>1</td>
<td>R17</td>
<td>RES, 15.0 kΩ, 0.1%, 0.125 W, 0.805</td>
<td>RG2012P-153-B-T5</td>
<td>Susumu Co Ltd</td>
<td>0805</td>
</tr>
<tr>
<td>18</td>
<td>1</td>
<td>R18</td>
<td>RES, 1.60 kΩ, 0.5%, 0.1 W, 0.805</td>
<td>RR1220P-162-D</td>
<td>Susumu Co Ltd</td>
<td>0805</td>
</tr>
<tr>
<td>19</td>
<td>1</td>
<td>R2</td>
<td>RES, 1.00 Ω, 1%, 0.25 W, 1.206</td>
<td>CRCW12061K00FKEA</td>
<td>Vishay-Dale</td>
<td>1206</td>
</tr>
<tr>
<td>20</td>
<td>1</td>
<td>R23</td>
<td>RES, 1.00 kΩ, 1%, 0.25 W, 1.206</td>
<td>RC1206FR-071KL</td>
<td>Yageo America</td>
<td>1206</td>
</tr>
<tr>
<td>21</td>
<td>1</td>
<td>R5</td>
<td>RES, 10.0 kΩ, 1%, 0.25 W, 1.206</td>
<td>ERJ-8ENF1002V</td>
<td>Panasonic</td>
<td>1206</td>
</tr>
<tr>
<td>22</td>
<td>1</td>
<td>R6</td>
<td>RES, 5.1 Ω, 5%, 0.125 W, 1.206</td>
<td>CRCW08055R10JNEA</td>
<td>Vishay-Dale</td>
<td>0805</td>
</tr>
<tr>
<td>23</td>
<td>1</td>
<td>R9</td>
<td>RES, 0.2 Ω, 1%, 0.5 W, 1.206</td>
<td>CSR1206FKR200</td>
<td>Stackpole Electronics Inc</td>
<td>1206</td>
</tr>
<tr>
<td>24</td>
<td>1</td>
<td>T1</td>
<td>Transformer, TH</td>
<td>ETD39/750342424</td>
<td>Würth Elektronik</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>1</td>
<td>U1</td>
<td>IC, Constant Voltage, Constant Current PWM with Primary Side Regulation</td>
<td>UCC28701DBVT</td>
<td>Texas Instruments</td>
<td>SOT-23-6</td>
</tr>
<tr>
<td>26</td>
<td>10</td>
<td>C1, C3, C6, C8, C12, C14, C18, C21, C27, C28</td>
<td>CAP ALUM 68 µF 35 V 20% SMD</td>
<td>EEH-ZA1V680XP</td>
<td>Panasonic Electronic Components</td>
<td>6.60 × 6.60 mm</td>
</tr>
<tr>
<td>27</td>
<td>2</td>
<td>R16, R25</td>
<td>RES, 8.06 Ω, 1%, 0.25 W, 1.206</td>
<td>CRCW12068R06FKEA</td>
<td>Vishay-Dale</td>
<td>1206</td>
</tr>
</tbody>
</table>
### Table 3. BOM (continued)

<table>
<thead>
<tr>
<th>ITEM</th>
<th>QTY</th>
<th>REFERENCE</th>
<th>PART DESCRIPTION</th>
<th>MANUFACTURER PARTNUMBER</th>
<th>MANUFACTURER</th>
<th>PCB FOOTPRINT</th>
</tr>
</thead>
<tbody>
<tr>
<td>28</td>
<td>2</td>
<td>R4, R24</td>
<td>RES, 0 Ω, 5%, 0.25 W, 1206</td>
<td>RC1206JR-070RL</td>
<td>Yageo America</td>
<td>1206</td>
</tr>
<tr>
<td>29</td>
<td>2</td>
<td>R7, R14</td>
<td>RES, 10.0 kΩ, 0.1%, 0.125 W, 0805</td>
<td>RG2012P-103-B-T5</td>
<td>Susumu Co Ltd</td>
<td>0805</td>
</tr>
<tr>
<td>30</td>
<td>3</td>
<td>R1, R3, R8</td>
<td>RES, 12.0 Ω, 1%, 0.25 W, 1206</td>
<td>RC1206FR-0712RL</td>
<td>NXP Semiconductor</td>
<td>SOD-323</td>
</tr>
<tr>
<td>31</td>
<td>1</td>
<td>D6</td>
<td>Diode, Zener, 33 V, 550 mW, SMB</td>
<td>1SMB5937BT3G</td>
<td>ON Semiconductor</td>
<td>SMB</td>
</tr>
<tr>
<td>32</td>
<td>1</td>
<td>D5</td>
<td>Diode Schottky 100 V, 5 A, DO214AB</td>
<td>SK510L-TP</td>
<td>Micro Commercial Co</td>
<td>DO-214AB, (SMC)</td>
</tr>
<tr>
<td>33</td>
<td>4</td>
<td>D4, D9, D13, D16</td>
<td>Diode Zener 8.2 V, 3 W, DO214AA</td>
<td>3SMBJ5923B-TP</td>
<td>Micro Commercial Co</td>
<td>DO214AA/SMB</td>
</tr>
<tr>
<td>34</td>
<td>4</td>
<td>D3, D8, D11, D15</td>
<td>Diode Zener 16 V, 3 W DO214AA</td>
<td>3SMBJ5930B-TP</td>
<td>Micro Commercial Co</td>
<td>DO214AA/SMB</td>
</tr>
<tr>
<td>35</td>
<td>4</td>
<td>D2, D7, D10, D14</td>
<td>Diode, Schottky, 100V, 3A, SMC</td>
<td>VS-30BQ100TRPBF</td>
<td>Vishay-Semiconductor</td>
<td>SMC</td>
</tr>
<tr>
<td>36</td>
<td>1</td>
<td>D1</td>
<td>Diode, Schottky, 100V, 2 A, SMA</td>
<td>B260A-13-F</td>
<td>Diodes Inc.</td>
<td>SMA</td>
</tr>
<tr>
<td>37</td>
<td>4</td>
<td>CONN3, CONN4, CONN5, CONN6</td>
<td>CONN Term Block 2.54-mm 3POS PCB</td>
<td>OSTVN03A150</td>
<td>On Shore Technology Inc</td>
<td>TERM.BLK, 3pos, 2.54 mm</td>
</tr>
<tr>
<td>38</td>
<td>1</td>
<td>CONN2</td>
<td>Terminal Block, 4×1, 2.54 mm, TH</td>
<td>OSTVN02A150</td>
<td>On Shore Technology Inc</td>
<td>TERM.BLK, 2pos, 2.54 mm</td>
</tr>
<tr>
<td>39</td>
<td>1</td>
<td>CONN1</td>
<td>Terminal Block, 2×1, 5.08 mm, TH</td>
<td>282841-2</td>
<td>TE Connectivity</td>
<td>10.16 × 15.2 × 9 mm</td>
</tr>
<tr>
<td>40</td>
<td>4</td>
<td>C23, C24, C25, C26</td>
<td>CAP, CERM, 10 µF, 50 V, ±10%, X5R, 1206_190</td>
<td>CGA5L3X5R1H106K160AB</td>
<td>TDK</td>
<td>1206_190</td>
</tr>
<tr>
<td>41</td>
<td>0</td>
<td>C19</td>
<td>CAP, CERM, 1000 pF, 50 V, ±10%, X7R, 0805</td>
<td>C2012X7R1H102K</td>
<td>TDK</td>
<td>0805</td>
</tr>
<tr>
<td>42</td>
<td>0</td>
<td>C17</td>
<td>CAP, CERM, 0.33 µF, 25 V, ±10%, X5R, 0805</td>
<td>08053D334KAT2A</td>
<td>AVX</td>
<td>0805</td>
</tr>
<tr>
<td>43</td>
<td>1</td>
<td>C16</td>
<td>CAP, CERM, 2.2 µF, 50 V, ±10%, X5R, 0805</td>
<td>C2012X5R1H225K125AB</td>
<td>TDK</td>
<td>0805</td>
</tr>
<tr>
<td>44</td>
<td>1</td>
<td>C5</td>
<td>CAP, CERM, 3900 pF, 100 V, ±10%, X7R, 0805</td>
<td>GRM219R72A392KA01D</td>
<td>MuRata</td>
<td>0805</td>
</tr>
<tr>
<td>45</td>
<td>8</td>
<td>C2, C4, C7, C9, C13, C15, C20, C22</td>
<td>CAP, CERM, 0.1 µF, 50 V, ±5%, X7R, 0805</td>
<td>08055C104JAT2A</td>
<td>AVX</td>
<td>0805</td>
</tr>
<tr>
<td>46</td>
<td>10</td>
<td>C1, C3, C6, C8, C12, C14, C18, C21, C27, C28</td>
<td>CAP ALUM 68 µF, 35 V, 20% SMD</td>
<td>EEH-ZA1V680XP</td>
<td>Panasonic Electronic Components</td>
<td>6.60 × 6.60mm</td>
</tr>
</tbody>
</table>
6.3 Layer Plots

To download the layer plots, see the design files at TIDA-00182.
6.4 **Altium Project**

To download the Altium project files, see the design files at [TIDA-00182](#).

![Figure 32. All Layers](image-url)
Figure 33. Top Layer
Figure 34. Bottom Layer
6.5 Layout Guidelines

The VDD pin is connected to a bypass capacitor to ground and a start-up resistance to the input bulk capacitor (+) terminal. The GND pin (Pin 5) is a single ground reference external to the device for the gate drive current and analog signal reference. Place the VDD bypass capacitor close to GND and VDD with short traces to minimize noise on the VS and CS signal pins.

The VS pin is connected to a resistor divider from the auxiliary winding to ground. Information on the output voltage feedback is sampled at the end of the transformer secondary current demagnetization to accurately represent the output voltage. Timing information to achieve valley-switching and to control the duty cycle of the secondary transformer current is determined by the waveform on the VS pin. Avoid placing a filter capacitor on this input, which would interfere with accurately sensing this waveform.

The CS pin is connected through a series resistor (R_{LC}) to the CS resistor (R_{CS}). The CS threshold is 0.75 V for I_{PP(max)} and 0.25 V for I_{PP(min)}. R_{LC} provides the function of feed-forward line compensation to eliminate change in I_{PP} due to a change in di/dt and the propagation delay of the internal comparator and MOSFET turn-off time. There is an internal leading-edge blanking time of 235 ns to eliminate sensitivity to the MOSFET turn-on current spike. A bypass capacitor on the CS pin is not necessary. The value of R_{CS} is determined by the target output current in CC regulation.

6.6 Gerber Files

To download the Gerber files, see the design files at TIDA-00182.

Figure 35. FAB Drawing
6.7 Assembly Drawings

To download the assembly files, see the design files at TIDA-00182.

![Assembly Drawing](image)

**Figure 36. Assembly Drawing**

7 References

1. Power Tip #6: Accurately Measuring Power Supply Ripple ([Link](#))
2. UCC28700 EVAL board ([SLU968](#))
3. ISO5500EVM User’s Guide ([SLLU136A](#))
4. C2000 Piccolo LaunchPAD ([Folder](#))
About the Author

SANJAY PITHADIA is a systems engineer at Texas Instruments, where he is responsible for developing subsystem design solutions for the Industrial Motor Drive segment. Sanjay has been with TI since 2008 and has been involved in designing products related to Energy and Smart Grid. Sanjay brings to this role his experience in analog design, mixed signal design, industrial interfaces, and power supplies. Sanjay earned his bachelor of technology in electronics engineering at VJTI, Mumbai.

N. NAVANEETH KUMAR is a systems architect at Texas Instruments, where he is responsible for developing subsystem solutions for motor controls within Industrial Systems. N. Navaneeth brings to this role his extensive experience in power electronics, EMC, analog, and mixed signal designs. He has system-level product design experience in drives, solar inverters, UPS, and protection relays. N. Navaneeth earned his bachelor of electronics and communication engineering from Bharathiar University, India and his master of science in electronic product development from Bolton University, UK.
IMPORTANT NOTICE FOR TI REFERENCE DESIGNS

Texas Instruments Incorporated ("TI") reference designs are solely intended to assist designers ("Designer(s)") who are developing systems that incorporate TI products. TI has not conducted any testing other than that specifically described in the published documentation for a particular reference design.

TI's provision of reference designs and any other technical, applications or design advice, quality characterization, reliability data or other information or services does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such reference designs or other items.

TI reserves the right to make corrections, enhancements, improvements and other changes to its reference designs and other items. Designer understands and agrees that Designer remains responsible for using its independent analysis, evaluation and judgment in designing Designer's systems and products, and has full and exclusive responsibility to assure the safety of its products and compliance of its products (and of all TI products used in or for such Designer's products) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to its applications, it has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any systems that include TI products, Designer will thoroughly test such systems and the functionality of such TI products as used in such systems.

Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

Designers are authorized to use, copy and modify any individual TI reference design only in connection with the development of end products that include the TI product(s) identified in that reference design. HOWEVER, NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of the reference design or other items described above may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI REFERENCE DESIGNS AND OTHER ITEMS DESCRIBED ABOVE ARE PROVIDED “AS IS” AND WITH ALL Faults. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNERS AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS AS DESCRIBED IN A TI REFERENCE DESIGN OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

TI's standard terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products. Additional terms may apply to the use or sale of other types of TI products and services. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2016, Texas Instruments Incorporated