An IMPORTANT NOTICE at the end of this TI reference design addresses authorized use, intellectual property matters and other important disclaimers and information.

TINA-TI is a trademark of Texas Instruments
WEBENCH is a registered trademark of Texas Instruments
1 Design Summary

- Supply Voltage: ±15 V, +5 V
- Inputs: ±10 V, ±20 mA
- Output: 2.5 V ± 2.3 V

The design goals and performance are summarized in Table 1. Figure 1 depicts the measured transfer function of the design.

Table 1. Comparison of Design Goals, Simulation, and Measured Performance

<table>
<thead>
<tr>
<th>Total Unadjusted Error (%)</th>
<th>Goal</th>
<th>Simulated</th>
<th>Measured</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.2%</td>
<td>0.094%</td>
<td>0.153%</td>
<td></td>
</tr>
</tbody>
</table>

Figure 1: Measured Transfer Function
2 Theory of Operation

Figure 2 depicts a more detailed version of the schematic.

Figure 2: Detailed Schematic

This circuit has two modes of operation: current input and voltage input. This is contingent upon the relationship shown in Equation (1).

\[ R_1 >> R_2 >> R_3 \]  \hspace{1cm} (1)

Given this relationship, the transfer function for current input mode, \( V_{OUT-I} \), is given in Equation (2). ‘G’ represents the gain of the instrumentation amplifier.

\[ V_{OUT-I} = V_D \times G + V_{REF} = -(I_{IN} \times R_3) \times G + V_{REF} \]  \hspace{1cm} (2)

Similarly, the transfer function for the voltage input mode, \( V_{OUT-V} \), is given in Equation (3).

\[ V_{OUT-V} = V_D \times G + V_{REF} = -\left(V_{IN} \times \frac{R_2}{R_1 + R_2}\right) \times G + V_{REF} \]  \hspace{1cm} (3)
## Component Selection

### 3.1 $R_1$, $R_2$, $R_3$

The value of $R_1$ dominates the input impedance of the voltage input mode. The typical minimum input impedance is 100kΩ, which is the value selected for $R_1$ in this design. Note that increasing this value will introduce additional resistor noise.

The value of $R_3$ should be extremely small when compared to $R_1$ and $R_2$. This ensures that an insignificant amount of current is drawn by $R_1$ and $R_2$ when in current input mode. Therefore the value selected for $R_3$ is 20 Ω. Given an input current range of ±20 mA, the differential input, $V_D$, is ideally ±400 mV.

In voltage mode the differential voltage is given by Equation (4). Solving for $R_2$ and substituting for $V_D$ (±400 mV), $V_{IN}$ (±10 V), and $R_1$ (100 kΩ) yields the ideal value for the resistor.

$$V_D = V_{IN} \times \frac{R_2}{R_1 + R_2} \rightarrow R_2 = \frac{R_1 \times V_D}{V_{IN} - V_D} = 4.167\,\text{kΩ}$$  \hspace{1cm} (4)

The nearest 0.1%, low drift resistor value is 4.12 kΩ. To minimize error, 0.1% low-drift resistors were also selected for $R_1$ and $R_2$.

### 3.2 Voltage Reference

A reference voltage must be applied to the instrumentation amplifier because the inputs are bipolar. This voltage should be at the middle of the desired output swing range. The REF3225 is a low-drift, high-accuracy precision voltage reference that outputs 2.5 V given a 5 V supply.

### 3.3 Instrumentation Amplifier

The primary specification of interest in this design is input offset voltage. The INA188 is a precision, zero-drift instrumentation amplifier. The typical offset voltage is ±25(±60/G) µV. In addition, the INA188 has excellent offset voltage drift (±0.15±0.85/G µV/°C).

### 3.4 Gain & $R_G$

The ideal gain of the instrumentation amplifier is calculated in Equation (5).

$$G = \frac{V_{OUT} - V_{REF}}{V_D} = \frac{4.8\,\text{V} - 2.5\,\text{V}}{400\,\text{mV}} = 5.75\,\text{V/V}$$  \hspace{1cm} (5)

The gain-setting resistor for the INA188 is calculated in Equation (6).

$$G_{INA188} = 1 + \frac{50\,\text{kΩ}}{R_G} \rightarrow R_G = \frac{50\,\text{kΩ}}{G_{INA188} - 1} = \frac{50\,\text{kΩ}}{5.75 - 1} = 10.53\,\text{kΩ}$$  \hspace{1cm} (6)

The nearest 0.1% precision resistor value greater than 10.53 kΩ is 10.7 kΩ. A larger value was selected due to the inverse relationship between gain and resistor value. This adds margin to the design.
3.5 Common-mode Range

It is important to ensure that the input common-mode range vs. output voltage swing is sufficient for this design. The INA-CMV-CALC tool can be downloaded and utilized to ensure linear operation. Figure 3 depicts the common-mode vs. output voltage swing plot given +/-15 V supplies, 2.5 V reference, and gain of 5.67 V/V for the INA188. Notice the operating region for this design (yellow box) is well within the linear operating region (red and white lines).

Figure 3: Vcm vs. Vout plot
4 Simulation

4.1 Transfer Function

Figure 4 depicts the TINA-TI schematic used to verify the transfer function of the design.

![TINA-TI schematic](image)

**Figure 4: TINA-TI™ schematic for transfer function**

Figure 5 depicts the transfer function in voltage mode. To prevent a simulation error, the current source must be shorted to ground as shown in Figure 4.

![Voltage mode transfer function](image)

**Figure 5: Voltage mode transfer function**

Figure 6 depicts the transfer function in current mode. The voltage source should be completely disconnected from the circuit to simulate a real-world scenario.

![Current mode transfer function](image)

**Figure 6: Current mode transfer function**
4.2 **Error Analysis**

Parameter stepping of the circuit in Figure 4 was simulated by varying the resistors within their typical values (±1σ), which is 1/3 of their given tolerance. A spreadsheet in the design archive zip file was used to determine the corresponding resistor values. Given four resistors in the design, there are 16 combinations. Table 2 compares the simulation results for both current and voltage mode with the design goal.

<table>
<thead>
<tr>
<th></th>
<th>Goal</th>
<th>Simulated (Current)</th>
<th>Simulated (Voltage)</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Offset Error</strong></td>
<td>0.022%</td>
<td>0.022%</td>
<td></td>
</tr>
<tr>
<td><strong>Gain Error</strong></td>
<td>0.0601%</td>
<td>0.092%</td>
<td></td>
</tr>
<tr>
<td><strong>Total Error</strong></td>
<td>0.2%</td>
<td>0.065% (RSS)</td>
<td>0.094% (RSS)</td>
</tr>
</tbody>
</table>
5 PCB Design

The PCB schematic and bill of materials can be found in Appendix A.

5.1 PCB Layout

The PCB layout is depicted in Figure 7. The traces for the inputs were kept as short and balanced as possible to minimize impedance. This was aided by placing the terminal block (J1) on the bottom of the PCB. All other standard PCB layout practices were observed, including local power supply decoupling and placing $R_3$ close to the device.

Figure 7: PCB Layout
6 Verification & Measured Performance

6.1 Transfer Function

The output voltage was measured while sweeping the input current from -20 mA to 20 mA and from -10 V to 10 V. Five boards were assembled and measured. The transfer function measurement for Board 1 is shown in Figure 8 while the remaining results can be found in the design archive zip file.

The ideal offset voltage for both modes of operation is 2.5 V. The ideal gain for the voltage mode is $-0.225521486 \text{ V/V}$, which was obtained via simulation and given in the design archive zip file. Similarly, the ideal gain for the current mode is $-113.458 \text{ V/A}$.

Table 3 compares the design goal with measured performance. Measurement results for all boards is contained in the design archive zip file.

<table>
<thead>
<tr>
<th>Goal</th>
<th>Measured (Current)</th>
<th>Measured (Voltage)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Offset Error</td>
<td>$\pm 0.031%$</td>
<td>$\pm 0.032%$</td>
</tr>
<tr>
<td>Gain Error</td>
<td>$\pm 0.139%$</td>
<td>$\pm 0.15%$</td>
</tr>
<tr>
<td>Total Error</td>
<td>$0.2%$</td>
<td>$0.142%$ (RSS)</td>
</tr>
</tbody>
</table>
# Modifications

Table 4 lists some key specifications of the INA188 used in this design.

<table>
<thead>
<tr>
<th></th>
<th>Typical</th>
<th>Maximum</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Offset Voltage</strong></td>
<td>35.58 µV (G=5.67V/V)</td>
<td>84.98 µV (G=5.67V/V)</td>
</tr>
<tr>
<td><strong>Gain Error</strong></td>
<td>±0.05% (G=10)</td>
<td>±0.2% (G=10)</td>
</tr>
</tbody>
</table>

Comparing the INA188 gain error to the measured results from Table 3 shows that the resistors are the primary source of error.

Given an ideal differential voltage of ±400 mV, the offset voltage of the INA188 contributes just 0.009% (typical) or 0.021% (max) error. Comparing the INA188 offset error to the measured results from Table 3 shows that the resistors are again the primary source of error. To improve the accuracy of this design, consider tightening the tolerance of the 0.1% resistors to 0.05% or better.

Typical laboratory bench power supplies were used to provide the ±15 V and +5 V rails. In an actual design it may be desirable to use the TPS65133 or the TPS65130. These devices output ±5 V or ±15 V given a single +5 V supply.

While this design utilizes dual supplies, sometimes it is desirable to use a single 5 V supply. The INA326 is a rail-to-rail input/output instrumentation amplifier that should be considered. For true zero output voltage, the LM7705 negative bias generator may be used as shown in TIPD129.

# About the Author

Pete Semig is an Analog Applications Engineer in the Precision Linear group at Texas Instruments. He supports Texas Instruments' difference amplifiers & instrumentation amplifiers. Prior to joining Texas Instruments in 2007, he earned his B.S.E.E. and M.S.E.E. from Michigan State University in 1998 & 2001, respectively. From 2001-2007 he was a faculty member in Michigan State University's Department of Electrical & Computer Engineering where he taught a variety of courses and laboratories.

# Acknowledgements & References

The author would like to acknowledge Collin Wells for his technical contributions to this design.
Appendix A.

A.1 Electrical Schematic

Figure A-1: Electrical Schematic
### Bill of Materials

<table>
<thead>
<tr>
<th>Quantity</th>
<th>Designator</th>
<th>Value</th>
<th>Description</th>
<th>Manufacturer</th>
<th>Manufacturer Part Number</th>
<th>DigiKeyPartNumber</th>
</tr>
</thead>
<tbody>
<tr>
<td>3</td>
<td>C1, C2, C3</td>
<td>10uF</td>
<td>CAP CER 10UF 35V 10% X65 0805</td>
<td>MuRata</td>
<td>GRM21BC8Y510K6809</td>
<td>490-10004-1-ND</td>
</tr>
<tr>
<td>1</td>
<td>C4</td>
<td>0.47uF</td>
<td>CAP, CERM, 0.47 µF, 20 V, +/-10%, X5R, 0805</td>
<td>Taiyo Yuden</td>
<td>TMK212B474K0-T</td>
<td>587-1290-1-ND</td>
</tr>
<tr>
<td>3</td>
<td>C5, C6, C7</td>
<td>0.1uF</td>
<td>CAP, CERM, 0.1 µF, 50 V, +/-10%, X7R, 0805</td>
<td>AVX</td>
<td>0805C104KAT2A</td>
<td>478-1395-1-ND</td>
</tr>
<tr>
<td>1</td>
<td>CO</td>
<td>330pF</td>
<td>CAP, CERM, 330 pF, 50 V, +/-10%, X7R, 0805</td>
<td>Yageo America</td>
<td>CC0805KX7R330332</td>
<td>311-1313-1-ND</td>
</tr>
<tr>
<td>1</td>
<td>J1</td>
<td>N/A</td>
<td>Terminal Block, 6A, 3.5mm Pitch, 3-Pin, TH</td>
<td>On-Shell Technology</td>
<td>EDS55/5DS</td>
<td>EDS55-ND</td>
</tr>
<tr>
<td>1</td>
<td>R1</td>
<td>100k</td>
<td>RES SMD 100K OHM 0.1% 1/10W 0805</td>
<td>TT Electronics/Welwyn</td>
<td>PCA0805-12-100K8T1</td>
<td>505-1404-1-ND</td>
</tr>
<tr>
<td>1</td>
<td>R2</td>
<td>4.72k</td>
<td>RES SMD 4.72K OHM 0.1% 1/8W 0805</td>
<td>Panasonic Electronic Components</td>
<td>ERA-6AE4121/1V</td>
<td>692-1291-1-ND</td>
</tr>
<tr>
<td>1</td>
<td>R3</td>
<td>20</td>
<td>RES SMD 20 OHM 0.1% 1/10W 0805</td>
<td>TE Connectivity AMP Connectors</td>
<td>R5W08054708T1</td>
<td>A130999-CT-ND</td>
</tr>
<tr>
<td>1</td>
<td>RG</td>
<td>10.2k</td>
<td>RES SMD 10.2K OHM 0.1% 1/8W 0805</td>
<td>Yageo</td>
<td>RT0059R08710K9L</td>
<td>YAG7259-CT-ND</td>
</tr>
<tr>
<td>1</td>
<td>RL</td>
<td>10.0k</td>
<td>RES, 10.0 k, 1%, 0.125 W, 0805</td>
<td>Vishay-Dale</td>
<td>CRCW0805101K07KEA</td>
<td>541-10.0KCT-ND</td>
</tr>
<tr>
<td>1</td>
<td>RO</td>
<td>100</td>
<td>RES, 100, 1%, 0.125 W, 0805</td>
<td>Vishay-Dale</td>
<td>CRCW0805100FKCA</td>
<td>541-100KCT-ND</td>
</tr>
<tr>
<td>1</td>
<td>V+</td>
<td>Red</td>
<td>Test Point, TH, Compact, Red</td>
<td>Keystone</td>
<td>509S</td>
<td>5099K-ND</td>
</tr>
<tr>
<td>1</td>
<td>V-</td>
<td>Yellow</td>
<td>Test Point, Compact, Yellow, TH</td>
<td>Keystone</td>
<td>5098</td>
<td>5089K-ND</td>
</tr>
<tr>
<td>1</td>
<td>SV</td>
<td>Orange</td>
<td>Test Point, Compact, Orange, TH</td>
<td>Keystone</td>
<td>5099</td>
<td>5099K-ND</td>
</tr>
<tr>
<td>1</td>
<td>GND</td>
<td>Black</td>
<td>Test Point, TH, Compact, Black</td>
<td>Keystone</td>
<td>5006</td>
<td>5009K-ND</td>
</tr>
<tr>
<td>1</td>
<td>Vref, Vout IN-</td>
<td>Blue</td>
<td>Test Point, Compact, Blue, TH</td>
<td>Keystone</td>
<td>S122</td>
<td>S122K-ND</td>
</tr>
<tr>
<td>1</td>
<td>U1</td>
<td>N/A</td>
<td>IC REF SERIES 2.5V SOT233-6</td>
<td>Texas Instruments</td>
<td>REF322SAD82VR</td>
<td>296-3915-1-ND</td>
</tr>
<tr>
<td>1</td>
<td>U2</td>
<td>N/A</td>
<td>INA188 Precision, Zero-Drift, Rail-to-Rail Out, High Voltage INA</td>
<td>Texas Instruments</td>
<td>INA188</td>
<td>INA188</td>
</tr>
<tr>
<td>4</td>
<td>N/A</td>
<td>STANDOFF HEX 4-40THR ALUM 11°</td>
<td>Keystone</td>
<td>2205</td>
<td>2205K-ND</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>N/A</td>
<td>MACHINE SCREW PAN PHILLIPS 4-40</td>
<td>B&amp;F Fastener Supply</td>
<td>PMSS4 400025 PH</td>
<td>H703-ND</td>
<td></td>
</tr>
</tbody>
</table>
IMPORTANT NOTICE FOR TI REFERENCE DESIGNS

Texas Instruments Incorporated (“TI”) reference designs are solely intended to assist designers (“Buyers”) who are developing systems that incorporate TI semiconductor products (also referred to herein as “components”). Buyer understands and agrees that Buyer remains responsible for using its independent analysis, evaluation and judgment in designing Buyer’s systems and products.

TI reference designs have been created using standard laboratory conditions and engineering practices. **TI has not conducted any testing other than that specifically described in the published documentation for a particular reference design.** TI may make corrections, enhancements, improvements and other changes to its reference designs.

Buyers are authorized to use TI reference designs with the TI component(s) identified in each particular reference design and to modify the reference design in the development of their end products. HOWEVER, NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY THIRD PARTY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT, IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI REFERENCE DESIGNS ARE PROVIDED “AS IS”. TI MAKES NO WARRANTIES OR REPRESENTATIONS WITH REGARD TO THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, EXPRESS, IMPLIED OR STATUTORY, INCLUDING ACCURACY OR COMPLETENESS. TI DISCLAIMS ANY WARRANTY OF TITLE AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, QUIET ENJOYMENT, QUIET POSSESSION, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS WITH REGARD TO TI REFERENCE DESIGNS OR USE THEREOF. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY BUYERS AGAINST ANY THIRD PARTY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON A COMBINATION OF COMPONENTS PROVIDED IN A TI REFERENCE DESIGN. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, SPECIAL, INCIDENTAL, CONSEQUENTIAL OR INDIRECT DAMAGES, HOWEVER CAUSED, WHETHER ENDED ON ANY THEORY OF LIABILITY AND WHETHER OR NOT TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES, ARISING IN ANY WAY OUT OF TI REFERENCE DESIGNS OR BUYER’S USE OF TI REFERENCE DESIGNS.

TI reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms and conditions of sale of semiconductor products. Testing and other quality control techniques for TI components are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide adequate design and operating safeguards.

Reproduction of significant portions of TI information in TI data books, data sheets or reference designs is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards that anticipate dangerous failures, monitor failures and their consequences, lessen the likelihood of dangerous failures and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in Buyer’s safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed an agreement specifically governing such use.

Only those TI components that have specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components that have not been so designated is solely at Buyer’s risk, and Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2015, Texas Instruments Incorporated