TI Designs – Precision: Verified Design

Fast Settling 16-bit 1MSPS Multiplexed Data Acquisition Reference Design

TI Designs – Precision

TI Designs – Precision are analog solutions created by TI’s analog experts. Verified Designs offer the theory, component selection, simulation, complete PCB schematic & layout, bill of materials, and measured performance of useful circuits. Circuit modifications that help to meet alternate design goals are also discussed.

Circuit Description

This design is for a 16-bit 1MSPS single ended multiplexed data acquisition system (DAQ) for dc inputs. The system is composed of a 16-bit successive-approximation-register (SAR) analog-to-digital converter (ADC), SAR ADC driver, reference driver, and multiplexer. The design shows the process to optimize a single-ended multiplexed DAQ to achieve fast settling at a sampling rate of 1MSPS.

Design Resources

<table>
<thead>
<tr>
<th>Design Resource</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TIPD169</td>
<td>All Design files</td>
</tr>
<tr>
<td>TINA-TI™</td>
<td>SPICE Simulator</td>
</tr>
<tr>
<td>OPA625</td>
<td>Product Folder</td>
</tr>
<tr>
<td>OPA320</td>
<td>Product Folder</td>
</tr>
<tr>
<td>OPA333</td>
<td>Product Folder</td>
</tr>
<tr>
<td>REF5045</td>
<td>Product Folder</td>
</tr>
<tr>
<td>THS4281</td>
<td>Product Folder</td>
</tr>
<tr>
<td>ADS8660</td>
<td>Product Folder</td>
</tr>
<tr>
<td>TSSA3159</td>
<td>Product Folder</td>
</tr>
</tbody>
</table>

An IMPORTANT NOTICE at the end of this TI reference design addresses authorized use, intellectual property matters and other important disclaimers and information.

TINA-TI is a trademark of Texas Instruments
WEBENCH is a registered trademark of Texas Instruments
1 Design Summary

The design requirements are as follows:

- System Supply Voltage: 5 V
- ADC Supply Voltage: 3.3 V
- ADC Reference Voltage: 4.5 V
- ADC Sampling Rate: 1 MSPS
- Input Voltage Step: 2 Vpp

The design goals and performance are summarized in Table 1. Figure 1 depicts the measured transfer function of the design.

Table 1. Comparison of Design Goals, Simulation, and Measured Performance

<table>
<thead>
<tr>
<th></th>
<th>Goal</th>
<th>Simulated</th>
<th>Measured</th>
</tr>
</thead>
<tbody>
<tr>
<td>Settling Time</td>
<td>&lt;500 ns</td>
<td>341 ns</td>
<td>390 ns</td>
</tr>
<tr>
<td>Effective Resolution</td>
<td>15.5 bits</td>
<td>N/A</td>
<td>15.72 bits</td>
</tr>
<tr>
<td>Signal-to-Noise Ratio&lt;sub&gt;SYS&lt;/sub&gt; (SNR&lt;sub&gt;SYS&lt;/sub&gt;)</td>
<td>&gt; 83 dB</td>
<td>N/A</td>
<td>83.51 dB</td>
</tr>
<tr>
<td>Total Harmonic Distortion&lt;sub&gt;SYS&lt;/sub&gt; (THD&lt;sub&gt;SYS&lt;/sub&gt;)</td>
<td>&lt; -100 dB</td>
<td>N/A</td>
<td>-102.99 dB</td>
</tr>
<tr>
<td>Effective Number of Bits&lt;sub&gt;SYS&lt;/sub&gt; (ENOB&lt;sub&gt;SYS&lt;/sub&gt;)</td>
<td>&gt; 13.5 bits</td>
<td>N/A</td>
<td>13.57 bits</td>
</tr>
</tbody>
</table>

Figure 1: Measured Settling Times
2 Theory of Operation

Figure 2 shows a complete system block diagram of the multiplexed DAQ. The system consists of an input low pass filter, multiplexer, SAR ADC driver, anti-aliasing filter, SAR ADC, and a reference driver. To achieve the fast settling required at a sampling rate of 1MSPS each block in the system must carefully be designed.

![System Block Diagram](image)

2.1 Understanding ADC Static and Dynamic Performance

The overall performance of a system is determined by measuring specifications such as SNR, THD, SINAD, ENOB, and effective resolution. The ac performance is determined using SNR, THD, SINAD, and ENOB while dc performance is determined using effective resolution. Please refer to TIPD173 for more details about these specifications.

2.2 Understanding Multiplexed DAQ Linearity Requirements

In a multiplexed DAQ, two main design considerations must be taken with the multiplexer to ensure high linearity and fast settling of the system. The first is to drive the input of the multiplexer with a low impedance source and provide sufficient charge transfer when the multiplexer is switched to eliminate voltage errors. The second is to provide a high impedance at the output of the multiplexer to eliminate gain error and gain non-linearity introduced by the multiplexer’s on resistance.

2.2.1 Low Impedance Input and Charge Transfer

Figure 3 shows a simplified model of a multiplexer. Multiplexers typically have ohms of on resistance ($R_{on}$) and tens of picofarads of drain capacitances ($C_D$). When the multiplexer is switched, $C_D$ needs to quickly settle to the voltage applied to the input of the newly selected channel. If a high impedance source is at the input of the multiplexer, $C_D$ will take a long time to settle to the new channels input voltage, creating a voltage error at the output of the multiplexer. Therefore, the input of the multiplexer must be driven with a low impedance source as shown in Figure 4.
It is important to select an appropriate value for $C_{FLT}$ to allow for instant charge transfer between $C_{FLT}$ and $C_D$ when the multiplexer is switched. Small values for $C_{FLT}$ cause the voltage on $C_{FLT}$ to droop, causing long settling times. The value of $C_{FLT}$ can be calculated using Equation (1). For a derivation of Equation (1), please refer to TIPD151.

$$C_{FLT} > \frac{C_D}{0.1} - C_D - C_S$$

In Figure 4, $R_{FLT}$ acts as an isolation resistor to stabilize the op amp driving the multiplexer. Choosing a large value for $R_{FLT}$ will increase the phase margin of the op amp but also increases the settling time. Therefore, choose $R_{FLT}$ such that the op amp is stable but the settling time does not exceed the design requirements.

The bandwidth of the input to the multiplexer ($BW_{FLT}$) is dependent upon $R_{FLT}$ and $C_{FLT}$ and can be calculated using Equation (2).
2.2.2 **High Impedance at the Multiplexer Output**

The $R_{on}$ of a multiplexer can vary between channels of the multiplexer and is dependent on the common mode voltage. These variances in $R_{on}$ cause gain error and gain non-linearity. To eliminate these errors, the output of the multiplexer must connect to a high impedance node. Equation (3) and Equation (4) show the equations for gain error and gain non-linearity at the output of the multiplexer.

\[
Gain_{Error} = \left(1 - \frac{R_{out}}{R_{out} + R_{on}}\right) \times 100
\]  

(3)

\[
Gain_{NonLinearity} = \left(1 - \frac{R_{out}}{R_{out} + R_{on} + \Delta R_{on}}\right) \times 100
\]  

(4)

Where: 

- $R_{out}$ is the resistance at the output of the multiplexer
- $R_{on}$ is the on resistance of the multiplexer
- $\Delta R_{on}$ is the change in on resistance of the multiplexer due to common mode voltage

Equation (3) and Equation (4) show that higher multiplexer output impedances result in lower gain errors and gain non-linearities. Buffering the output of the multiplexer with a non-inverting amplifier results in a very high multiplexer output impedance.

2.3 **Settling Time Requirements**

In a multiplexed DAQ, the ADC input must settle to within the desired error band in less than the combined acquisition and conversion times of the ADC. For a robust design, the ADC input should settle in half of that time. This allows for variation in component specifications, temperature drift, process shift, and aging over the products life. Equation (5) estimates the total settling time of the system ($t_{System}$) by calculating the root sum square (RSS) of each block in Figure 2.

\[
t_{System} = \sqrt{t_{Multiplexer}^2 + t_{OPA}^2 + t_{ADC_Driver}^2 + t_{Filter_ADC}^2}
\]  

(5)

Where: 

- $t_{Multiplexer}$ is the settling time of the multiplexer.
- $t_{OPA}$ is the settling time of the amplifier in the input low pass filter circuit.
- $t_{ADC_Driver}$ is the settling time of the ADC driver.
- $t_{Filter_ADC}$ is the settling time of the anti-aliasing filter.

2.3.1 **Multiplexer and ADC Timing**

Figure 5 shows a timing diagram that is optimized to allow for the longest time possible for the system to settle.
During the conversion phase (CONV), the ADC input is disconnected from the circuit and converts the previous acquired sample (N-1) into a digital value. Because the input to the ADC is disconnected from the circuit during conversion, the multiplexer can switch and have no effect on sample N-1. After the conversion phase, the acquisition of the current sample (N) begins. During acquisition (ACQ), the ADC input is connected to the circuit and the internal sample and hold capacitor of the ADC charges to the voltage at the input of the ADC. To avoid a conversion error of sample N, the system must settle before the conversion of sample N begins, indicated by the red line in Figure 5. Switching the multiplexer at the start of conversion gives the combined conversion and acquisition times of the ADC for the system settle. To prevent the multiplexer from switching before the conversion begins, a time delay ($t_{delay}$) is added after the convert start goes high. The total time the system has to settle is shown in Equation (6).

$$t_{settle} = t_{acq} + t_{conv} - t_{delay}$$

Where:
- $t_{settle}$ is the maximum time the system has to settle.
- $t_{acq}$ is the acquisition time of the ADC.
- $t_{conv}$ is the conversion time of the ADC.

### 2.3.2 SAR ADC Driver/Multiplexer Buffer Settling Time Considerations

In multiplexer applications, large steps can be applied to the input of the amplifier when the multiplexer switches. When a large step is applied to a non-inverting amplifier with differential input clamp diodes, the diodes will conduct. During this time, the non-inverting input and inverting input are shorted together through the forward biased diodes. When the diodes conduct, the output of the multiplexer is connected to the gain network of the amplifier as shown in Figure 6. This allows current flow through the diodes, which can damage the device if not limited properly. The current through the diodes can be calculated using Equation (7).

$$I_{diode} = \frac{V_{positive} - V_{negative} - V_{diode}}{R_{on} + R_f \parallel R_g}$$

![Figure 5: Multiplexer Timing Diagram](image-url)
Where:
- \( V_{\text{positive}} \) is the positive full-scale input
- \( V_{\text{negative}} \) is the negative full-scale input
- \( V_{\text{diode}} \) is the voltage drop across the diode

When current flows through the diodes, a large voltage droop will occur on \( C_{\text{FLT}} \) resulting in long settling times. To limit the voltage droop on \( C_{\text{FLT}} \), the resistors in the gain network can be increased to reduce the current or \( C_{\text{FLT}} \) can be increased to supply more charge for the increase in current. Increasing the resistors in the gain network introduces more noise in the system and degrades the ac performance and increasing the capacitance of \( C_{\text{FLT}} \) decreases the bandwidth of the input to the multiplexer as shown in Equation (2). Therefore, a balance must be made to meet the design requirements.

2.4 SAR ADC Driver Requirements

The amplifier that buffers the output of the multiplexer also operates as the SAR ADC driver as shown in Figure 2. To properly drive a SAR ADC, the amplifier must have low total harmonic distortion (THD), low noise, high slew rate, fast settling, and high bandwidth. Low THD and low noise is required so that the amplifier does not degrade the ac performance of the ADC. High slew rate and fast settling are required to achieve fast settling when large steps are required on the output of the amplifier. When the output of the amplifier is required to change rapidly, the rate at which the output can change is dominated by the slew rate. Therefore, driving the SAR ADC with an amplifier with high slew rate, high bandwidth, and fast settling allows the output to transition at a fast rate with minimal ringing.

2.5 Anti-Aliasing Filter Requirements

The RC anti-aliasing filter, shown in Figure 2, filters out noise introduced by components in the signal chain and reduces kick back from the sample and hold capacitor of the ADC. The capacitor of the anti-aliasing filter should be sized according to the datasheet of the ADC. The capacitor acts as a charge bucket to quickly charge the sample and hold capacitor of the ADC during the acquisition phase. Having a capacitor on the output of an amplifier degrades the phase margin; therefore, an isolation resistor must be used to stabilize the amplifier. The resistor must be large enough to stabilize the amplifier but should be kept below what is recommended in the ADC datasheet. The bandwidth of the filter should be chosen such that it does not attenuate the input signal but kept low enough to filter out noise fed into the ADC to increase the SNR of the system. The bandwidth of the anti-aliasing filter can be calculated using Equation (8).

\[
BW_{\text{Anti-Alias}} = \frac{1}{2\pi R_{\text{FLT}} C_{\text{FLT}}}
\]
2.6 Noise and THD Requirements

The total noise of the system is the contribution of each component in the signal chain shown in Figure 2. The components should be chosen carefully to not degrade the overall SNR of the system. It is important to do a full noise analysis of the system to determine what the main source of noise is. It is best to refer all noise sources to the input of the amplifier so that the noise calculations are not dependent on gain.

The bandwidth of the input filter can be calculated using Equation 2 and should be used as the cutoff frequency \( f_c \) for the noise calculation of the input filter. The noise bandwidth of the OPA320 \( (BW_{n, OPA320}) \) can be calculated using Equation (9).

\[
BW_{n, OPA320} = K_n \times f_c
\]  

Where \( K_n \) is the brickwall filter multiplier.

The broadband noise \( (e_{n, bb}) \) can be calculated using Equation (10).

\[
e_{n, bb, OPA320} = e_{bb} \times \sqrt{BW_{n, OPA320}}
\]  

To calculate the noise due to the 1/f region \( (e_{n, 1/f}) \) , the noise must be normalized \( (e_{n, normalized}) \) . This is done using Equation (11).

\[
e_{n, normalized, OPA320} = e_{1/f} \times \sqrt{f_{1/f}}
\]  

Where : \( f_{1/f} \) = the frequency at which the 1/f noise is measured at.
\n\( e_{1/f} \) = the noise spectral density measured in the 1/f region.

The noise due to the 1/f region is then calculated using Equation (12).

\[
e_{n, 1/f, OPA320} = e_{n, normalized, OPA320} \times \sqrt{\frac{BW_{n, OPA320}}{f_{1/f}}}
\]  

The total input referred noise of the input filter \( (e_{n, Total, OPA320}) \) can then be calculated by taking the root sum square (RSS) of the 1/f noise and the broadband noise as shown in Equation (13).

\[
e_{n, Total, OPA320} = \sqrt{e_{n, bb}^2 + e_{n, 1/f}^2}
\]  

The input referred noise due to the SAR ADC driver circuitry \( (e_{n, Total, SAR, Drive}) \) can be calculated in a similar manner as used for the input filter. However, the calculation must also include the noise due to the current noise of the amplifier and noise due to resistors.

The cut off frequency used to calculate the noise bandwidth of the SAR ADC driver circuit \( (BW_{n, OPA625}) \) should be used as the bandwidth of the anti-aliasing filter calculated in Equation (8). The same process can then be used to calculate the broadband \( (e_{n, bb, OPA625}) \) and 1/f noise \( (e_{n, 1/f, OPA625}) \) as described above using the newly calculated noise bandwidth.

The noise due to the current noise of the SAR ADC driver \( (e_{n, I}) \) can be calculated using Equation (14).

\[
e_{n, I} = I_{n, OPA625} \times \sqrt{R_I / R_k}
\]  

To calculate the current noise in units of VRms, Equation 14 must be multiplied by the noise bandwidth of the SAR ADC driver circuit as shown in Equation (15).

\[
E_{n, I} = e_{n, I} \times \sqrt{BW_{n, OPA625}}
\]  

The thermal noise due to the resistors in the gain network \( (e_{n, R}) \) can be calculated using Equation (16).
\[ e_{n,R} = \sqrt{4 \times k \times T \times BW_{n,OPA625} \times \left( \frac{R_f}{R_g} \right)} \quad (16) \]

Where: \( k \) = Boltzmann’s constant  
\( T \) = Temperature in Kelvin

The total noise at the input of the SAR ADC driver circuitry can be calculated by taking the RSS of the broadband noise, 1/f noise, current noise, thermal noise, and the total noise of the input filter as shown in Equation (17).

\[ e_{n,\text{Total,OPA625}} = \sqrt{e_{n,bb,OPA625}^2 + e_{n,1/f,OPA625}^2 + E_{n,I}^2 + e_{n,R}^2 + e_{n,\text{Total,OPA320}}^2} \quad (17) \]

The total input referred noise, shown in Equation (17), can be multiplied by the gain of the SAR ADC driver to give the total output-referred noise \( (e_{n,\text{Total,Out}}) \) as shown in Equation (18).

\[ e_{n,\text{Total,Out}} = e_{n,\text{Total,OPA625}} \times \frac{R_f + R_x}{R_g} \quad (18) \]

To calculate the total RMS noise of the system, the ADC noise must also be considered. The noise of the ADC can be calculated using Equation (19).

\[ e_{n,\text{ADC,RMS}} = \frac{V_{\text{FSR}}}{2\sqrt{2}} \times 10^{\frac{\text{SNR(dB)}}{20}} \quad (19) \]

The total noise of the system \( (e_{n,\text{Total,System}}) \) can then be calculated using Equation (20).

\[ e_{n,\text{Total,System}} = \sqrt{e_{n,\text{ADC,RMS}}^2 + e_{n,\text{Total,Out}}^2} \quad (20) \]

To prevent degrading the THD performance of the ADC each device should be chosen such that it is at least 10dB lower than the THD performance of the ADC. It is important to check the THD specification for the load that the device will have. It is also important to choose COG or NP0 capacitors where applicable as these capacitors have stable electrical characteristics under varying voltages, frequencies, time, and temperature.

### 2.7 Reference Driver Circuitry

The reference driver circuit, shown in Figure 7, uses the composite amplifier topology with a high precision low drift and low noise reference to provide a high bandwidth low noise circuit with high dc precision. For more details on the composite amplifier reference driver, please refer to TIPD115.

![Reference Driver Circuitry](image-url)
3 Component Selection

3.1 ADC Selection

The ADC is selected to be the ADS8860. This single ended SAR ADC has 16-bit resolution and can sample at 1 MSPS, therefore meeting the resolution and sampling rate requirement of the design. Table 2 lists the parameter of the ADS8860 relevant to this design.

Table 2: ADS8860 Specifications

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Resolution</td>
<td>16-bit</td>
</tr>
<tr>
<td>Sampling Rate</td>
<td>1 MSPS</td>
</tr>
<tr>
<td>( t_{\text{acq}} )</td>
<td>290 ns</td>
</tr>
<tr>
<td>( t_{\text{conv}} )</td>
<td>710 ns</td>
</tr>
<tr>
<td>Reference Voltage</td>
<td>2.5 V – 5 V</td>
</tr>
<tr>
<td>AVDD</td>
<td>2.7 V – 3.6 V</td>
</tr>
<tr>
<td>DVDD</td>
<td>2.7V – 3.6V</td>
</tr>
<tr>
<td>SNR</td>
<td>93 dB</td>
</tr>
<tr>
<td>THD</td>
<td>-108 dB</td>
</tr>
</tbody>
</table>

As stated in section 2.3.1, the total time the system has to settle is dependent on the acquisition and conversion times of the ADC. Using Equation (6), with a time delay of 10 ns, the total time the system has to settle is 990 ns. However, for a robust design, the system should settle in less than half of the combined acquisition and conversion time. Therefore, this system must settle in less than 500 ns.

3.2 Multiplexer

The multiplexer is selected to be the TS5A3159. This multiplexer was chosen for the low on resistance (\( R_{\text{on}} \)), \( R_{\text{on}} \) flatness, excellent \( R_{\text{on}} \) matching between channels, and fast transition between channels. Table 3 lists the parameter of the TS5A3159 relevant to this design.

Table 3: TS5A3159 Specifications

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>ON Resistance (( R_{\text{on}} ))</td>
<td>1 Ω</td>
</tr>
<tr>
<td>( R_{\text{on}} ) Flatness</td>
<td>0.233 Ω</td>
</tr>
<tr>
<td>( R_{\text{on}} ) Matching</td>
<td>0.1 Ω</td>
</tr>
<tr>
<td>Drain Capacitance (( C_D ))</td>
<td>84 pF</td>
</tr>
<tr>
<td>Source Capacitance (( C_S ))</td>
<td>23 pF</td>
</tr>
<tr>
<td>Supply Voltage</td>
<td>1.65 V – 5.5 V</td>
</tr>
<tr>
<td>Transition Time</td>
<td>69.5 ns</td>
</tr>
</tbody>
</table>

3.3 Input Low Pass Filter Passive Component Selection

Using Equation (1), the minimum value for \( C_{\text{FLT}} \) is calculated as 733 pF. \( C_{\text{ FLT}} \) is chosen to be 22 µF to supply enough charge for the increased current when the back-to-back diodes of the SAR ADC driver turn on to reduce the voltage droop on \( C_{\text{ FLT}} \). The resistor \( R_{\text{FLT}} \) is chosen to be 10 Ω to stabilize to output of the amplifier and will be discussed in 4.1. The bandwidth of the input to the multiplexer is calculated to be 723.43 Hz using Equation (2).

3.4 Multiplexer Input Buffer

The multiplexer input buffer was chosen as the OPA320 for its high bandwidth, low noise, low offset, fast settling, and capacitive load drive capability. Table 4 lists the parameters of the OPA320 relevant to this design.
### 3.5 SAR ADC Driver

As discussed in Section 2.4, the amplifier that drives the SAR ADC must have low THD, low noise, high slew rate, fast settling, and high bandwidth. Therefore, the OPA625 was chosen as the SAR ADC driver. Table 5 lists the parameters of the OPA625 relevant to this design.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>THD @ 10 kHz</td>
<td>-135 dB</td>
</tr>
<tr>
<td>Noise @ 10 kHz</td>
<td>2.5 nV/√Hz</td>
</tr>
<tr>
<td>Slew Rate</td>
<td>115 V/µs</td>
</tr>
<tr>
<td>16-bit Settling with 4 V Step</td>
<td>280 ns</td>
</tr>
<tr>
<td>Gain Bandwidth (G=100)</td>
<td>120 MHz</td>
</tr>
<tr>
<td>Supply Voltage</td>
<td>2.7 V – 5.5 V</td>
</tr>
</tbody>
</table>

### 3.6 SAR ADC Driver Gain Network

The components, \( R_f \) and \( R_g \), in the gain network of the OPA625 are chosen as 5 kΩ to limit the current through the back-to-back diodes to 520 µA, using Equation (7). Setting \( R_f = R_g \) also sets the amplifier in a gain of 2 V/V, resulting in a full scale step of 4 V on the output of the OPA625. The component \( C_f \) is chosen to be 1 pF to increase the phase margin of the OPA625.

### 3.7 Anti-Aliasing Filter

As recommended by the ADS8860 datasheet, the capacitor in the anti-aliasing filter must be greater than 590 pF and should be a C0G or NP0 type capacitor. The resistor must be less than 22 Ω. The capacitor for this design was chosen to be a 1.2 nF C0G capacitor and the resistor was chosen as 12 Ω which will be discussed in 4.2.

### 3.8 Total Calculated Settling Time

The total settling time calculation is shown below using Equation (5).

\[
 t_{System} = \sqrt{t_{Multiplexer}^2 + t_{OPA}^2 + t_{ADC_Driver}^2 + t_{Filter_ADC}^2}
\]

\[
 t_{System} = \sqrt{69.5ns^2 + 500ns^2 + 280ns^2 + 28.8ns^2} = 578ns
\]

However, since the output of the OPA320 is not a 2 V step, the settling time is expected to be less than what is calculated.

### 3.9 Noise Analysis

Using the process shown in 2.6, the total noise of the input driver circuitry is calculated to be 61.746 µVrms and the total noise of the system is calculated to be 71.28 µVrms. For a full noise analysis, please see Appendix B.
3.10 Reference Driver Amplifier and Passive Component Selection

The amplifiers for the reference driver circuitry were chosen to be the OPA333 for its low drift and high dc precision and the THS4281 for its high bandwidth and low output impedance. For more details about designing the reference driver circuitry, refer to TIPD115.
4 Simulation

4.1 Multiplexer Input Buffer Stability

Driving a capacitive load can cause the amplifier to become unstable and oscillate due to the degraded phase margin; therefore, the stability must be checked in simulation. Figure 8 and Figure 9 shows the circuit used to check the phase margin of the multiplexer input buffer and the phase margin measurement using TINA-TI™. The simulation shows a phase margin of 87°.

![Multiplexer Input Buffer Stability Simulation Circuit](image)

**Figure 8: Multiplexer Input Buffer Stability Simulation Circuit**

![Phase Margin Simulation Result of Multiplexer Input Buffer](image)

**Figure 9: Phase Margin Simulation Result of Multiplexer Input Buffer**

4.2 SAR ADC Driver Stability

Figure 10 shows the circuit used to simulate the phase margin of the SAR ADC driver. The simulated phase margin of the SAR ADC driver is 54° as shown in Figure 11.
The system settling time can be simulated using the circuit shown in Figure 12. Since the differential input clamp diodes of an amplifier are not modeled, two diodes have been added across the input of the OPA625. The switch on resistance is set to 1 Ω and a capacitor of 84 pF is added to simulate the effects of the multiplexer. The simulation shows that the system settles in 341 ns as shown in Figure 13.
Figure 12: System Settling Time Simulation Circuit

Figure 13: System Settling Time Simulation Measurement

4.4 Noise Analysis

The noise of the input drive circuitry is simulated using the circuit shown in Figure 14. The simulated noise of the input drive circuitry is 45.68 µVrms as shown in Figure 15.
Figure 14: System Noise Simulation Circuit

Figure 15: System Noise Simulation Measurement
5 PCB Design

The PCB schematic and bill of materials can be found in Appendix A.

5.1 PCB Layout

The PCB shown in Figure 16 is composed of four layers with signals were routed on the top and bottom layers while power and ground layers were in the middle layers. Basic good layout techniques were used in this design such as keeping traces as short as possible and placing decoupling capacitors close to the pin of the device. Special attention was given to the layout of the reference driver. The reference driver circuitry was placed as close to the ADC reference pin to minimize trace inductance and potential issues with settling of the reference voltage.

Figure 16: PCB Layout
6 Verification & Measured Performance

6.1 Settling Time Measurement

Figure 17 and Figure 18 show the settling time of the rising and falling edge, respectively. Each data point taken is an average of 1000 points to average out the noise. The rising and falling edge settles within the desired error band in 390 ns and 360 ns respectively.

![Rising Edge Settling](image1)

**Figure 17: Rising Edge Settling Time Measurement**

![Falling Edge Settling](image2)

**Figure 18: Falling Edge Settling Time Measurement**
6.2 AC Performance

The ac performance of the system is determined by measuring the SNR and THD. Figure 19 shows an Fast-Fourier Transform (FFT) of the system with a full-scale 10 kHz sine wave input to the SAR ADC driver. The system performance has an SNR of 83.51 dB and a THD of -102.99 dB. The ENOB of the system is calculated as 13.57 bits.

![Figure 19: AC Performance of the System](image)

6.3 DC Performance

The dc performance of the system is determined by measuring the effective resolution. Figure 19 shows the dc performance of the system. The measurement was taken with a dc input to the OPA625. The voltage input to the OPA625 was 1/4th the voltage of the reference voltage of the ADC. This set the output of the OPA625 to be mid-scale of the ADC. Figure 20 shows the effective resolution as 15.72 bits.

![Figure 20: DC Performance of the System](image)
7 Modifications

To improve the ac performance of the system, the gain network resistors, \( R_f \) and \( R_g \), can be reduced to reduce the overall noise of the system. This will improve the SNR of the system, which gives a higher ENOB and effective resolution. Due to the decrease in resistors, the current through the differential input clamp diodes of the SAR ADC driver will increase which results in a larger voltage droop on \( C_{FLT} \). Table 6 shows the system performance using 3.48 k\( \Omega \) resistors in the gain network.

<table>
<thead>
<tr>
<th></th>
<th>Measured</th>
</tr>
</thead>
<tbody>
<tr>
<td>Settling Time</td>
<td>1330 ns</td>
</tr>
<tr>
<td>Effective Resolution</td>
<td>16-bits</td>
</tr>
<tr>
<td>Signal-to-Noise Ratio(<em>\text{SYS}) (SNR(</em>\text{SYS}))</td>
<td>88.03 dB</td>
</tr>
<tr>
<td>Total Harmonic Distortion(<em>\text{SYS}) (THD(</em>\text{SYS}))</td>
<td>-106.45 dB</td>
</tr>
<tr>
<td>Effective Number of Bits(<em>\text{SYS}) (ENOB(</em>\text{SYS}))</td>
<td>14.33 bits</td>
</tr>
</tbody>
</table>

8 About the Author

Timothy Claycomb is an Analog Applications Engineer in the Precision Linear group at Texas Instruments. He earned his B.S. in Electrical Engineering from Michigan State University in 2013.

Alice Mun is a field applications engineer based in Korea. Before working as a field applications engineer, she performed a six-month rotation with the Precision Linear group in Tucson, Arizona. She received her BSEE from Kyung-Hee University where she majored in biomedical engineering and electronics engineering.
9 Acknowledgements & References


2. 16-Bit 1MSPS Data Acquisition Reference Design for Single-Ended Multiplexed Applications (TIDU504)

3. 18-Bit, 1MSPS Data Acquisition Block (DAQ) Optimized for Lowest Distortion and Noise (SLAU515)

4. 16-Bit, 100KSPS, 4-Channel Multiplexed Data Acquisition System for High Voltage Inputs with Lowest Distortion (TIDU181)

The authors would like to thank Collin Wells and Rafael Ordonez for their technical contributions during this design.
Appendix A.

A.1 Electrical Schematic
## A.2 Bill of Materials

<table>
<thead>
<tr>
<th>Quantity</th>
<th>Designator</th>
<th>Value</th>
<th>Description</th>
<th>Manufacturer</th>
<th>Part Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>8</td>
<td>C1, C2, C3, C4, C5, C6, C7, C8</td>
<td>10µF</td>
<td>CAP, CERM, 10µF, 25V, ±10%, X7R, 8060</td>
<td>Kemet</td>
<td>C06080R104K01023U</td>
</tr>
<tr>
<td>2</td>
<td>C9, C10</td>
<td>22µF</td>
<td>CAP, CERM, 22µF, 25V, ±10%, X7R, 8060</td>
<td>Murata</td>
<td>GRM101R22M224RJ100L</td>
</tr>
<tr>
<td>3</td>
<td>C11, C12, C22, C23</td>
<td>10µF</td>
<td>CAP, CERM, 10µF, 25V, ±10%, X7R, 8060</td>
<td>AVX</td>
<td>06030R104K01023A</td>
</tr>
<tr>
<td>2</td>
<td>C13, C14</td>
<td>10µF</td>
<td>CAP, CERM, 10µF, ±5%, 8060</td>
<td>TOYOS</td>
<td>C06030R104K050300</td>
</tr>
<tr>
<td>1</td>
<td>C15</td>
<td>120µF</td>
<td>CAP, CERM, 120µF, 25V, ±20%, X7R, 8060</td>
<td>Panasonic</td>
<td>ERJ121K120M01DNV</td>
</tr>
<tr>
<td>5</td>
<td>C16, C18, C21, C22, C24</td>
<td>10µF</td>
<td>CAP, CERM, 10µF, 25V, ±10%, X7R, 8060</td>
<td>AVX</td>
<td>06030R104K01023A</td>
</tr>
<tr>
<td>10</td>
<td>C17, C18, C19, C20, C21, C22, C23, C24, C25, C26, C27, C28, C29, C30, C31, C32, C33, C34, C35, C36, C37, C38, C39, C40, C41, C42, C43, C44, C45, C46, C47</td>
<td>1µF</td>
<td>CAP, CERM, 1µF, ±20%, 8060</td>
<td>AVX</td>
<td>04020R104K01023A</td>
</tr>
<tr>
<td>1</td>
<td>J1, J2, J3, J4</td>
<td>10µF</td>
<td>CAP, CERM, 10µF, 25V, ±20%, X7R, 8060</td>
<td>Murata</td>
<td>GRM101R22M224RJ100L</td>
</tr>
<tr>
<td>1</td>
<td>J1 (Top)</td>
<td>Header 30Pin SMT, PLCC 110 (10)</td>
<td>Samtec</td>
<td>TSRM-110-110-04-P</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>J2 (Bottom)</td>
<td>Header 30Pin SMT, PLCC 110 (10)</td>
<td>Samtec</td>
<td>SRSR-110-110-04-P</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>J3 (Top)</td>
<td>Header 30Pin SMT, PLCC 110 (10)</td>
<td>Samtec</td>
<td>TBRM-110-110-04-P</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>J4 (Bottom)</td>
<td>Header 30Pin SMT, PLCC 110 (10)</td>
<td>Samtec</td>
<td>TBRM-110-110-04-P</td>
<td></td>
</tr>
</tbody>
</table>

---

**Figure A-2: Bill of Materials**

---

© 2015, Texas Instruments Incorporated
Appendix B.

B.1 Noise Calculations

\[
\begin{align*}
BW_{n_{\text{OPA320}}} &= 1.357\text{kHz} \\
\epsilon_{n_{\text{bb, OPA320}}} &= 235.901\text{nVrms} \\
\epsilon_{n_{\text{normalized, OPA320}}} &= 173.93nV \\
\epsilon_{n_{\text{IF, OPA320}}} &= 823.1\text{nVrms} \\
\epsilon_{n_{\text{Total, OPA320}}} &= 856.23\text{nVrms} \\
BW_{n_{\text{OPA625}}} &= 8.676\text{MHz} \\
\epsilon_{n_{\text{bb, OPA625}}} &= 7.363\mu\text{Vrms} \\
\epsilon_{n_{\text{normalized, OPA625}}} &= 31.6nV \\
\epsilon_{n_{\text{IF, OPA625}}} &= 135.198\text{nVrms} \\
\epsilon_{n_{\text{I}}} &= 7\frac{nV}{\sqrt{\text{Hz}}} \\
E_{n_{\text{I}}} &= 20.618\mu\text{Vrms} \\
\epsilon_{n_{\text{R}}} &= 21.75\mu\text{Vrms} \\
\epsilon_{n_{\text{Total, OPA625}}} &= 30.873\mu\text{Vrms} \\
\epsilon_{n_{\text{Total, Out}}} &= 61.746\mu\text{Vrms} \\
\epsilon_{n_{\text{ADC, RMS}}} &= 35.61\mu\text{Vrms} \\
\epsilon_{n_{\text{Total, System}}} &= 71.28\mu\text{Vrms}
\end{align*}
\]
IMPORTANT NOTICE FOR TI REFERENCE DESIGNS

Texas Instruments Incorporated (“TI”) reference designs are solely intended to assist designers (“Buyers”) who are developing systems that incorporate TI semiconductor products (also referred to herein as “components”). Buyer understands and agrees that Buyer remains responsible for using its independent analysis, evaluation and judgment in designing Buyer’s systems and products. TI reference designs have been created using standard laboratory conditions and engineering practices. TI has not conducted any testing other than that specifically described in the published documentation for a particular reference design. TI may make corrections, enhancements, improvements and other changes to its reference designs.

Buyers are authorized to use TI reference designs with the TI component(s) identified in each particular reference design and to modify the reference design in the development of their end products. HOWEVER, NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY THIRD PARTY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT, IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI REFERENCE DESIGNS ARE PROVIDED “AS IS”. TI MAKES NO WARRANTIES OR REPRESENTATIONS WITH REGARD TO THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS. EXPRESS, IMPLIED OR STATUTORY, INCLUDING ACCURACY OR COMPLETENESS. TI DISCLAIMS ANY WARRANTY OF TITLE AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, QUIET ENJOYMENT, QUIET POSSESSION, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS WITH REGARD TO TI REFERENCE DESIGNS OR USE THEREOF. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY BUYERS AGAINST ANY THIRD PARTY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON A COMBINATION OF COMPONENTS PROVIDED IN A TI REFERENCE DESIGN. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, SPECIAL, INCIDENTAL, CONSEQUENTIAL OR INDIRECT DAMAGES, HOWEVER CAUSED, ON ANY THEORY OF LIABILITY AND WHETHER OR NOT TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES, ARISING IN ANY WAY OUT OF TI REFERENCE DESIGNS OR BUYER’S USE OF TI REFERENCE DESIGNS.

TI reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms and conditions of sale of semiconductor products. Testing and other quality control techniques for TI components are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide adequate design and operating safeguards.

Reproduction of significant portions of TI information in TI data books, data sheets or reference designs is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards that anticipate dangerous failures, monitor failures and their consequences, lessen the likelihood of dangerous failures and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in Buyer’s safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed an agreement specifically governing such use.

Only those TI components that TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components that have not been so designated is solely at Buyer’s risk, and Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2015, Texas Instruments Incorporated