# TI Designs 10-W Bias Supply for Brushless DC Applications With >75% Efficiency at Low Load Reference Design

# Texas Instruments

### **TI Designs**

The reference design TIDA-00473 is a universal input, 10-W, high-efficiency, low-cost power supply with three isolated outputs. This is a constant-voltage (CV) and constant-current (CC) flyback converter without an optical coupler and external MOSFET. The hardware is designed and tested to pass conducted emissions, surge, and EFT testing as per the EN55014 requirements for household appliances. This can be used in applications like cooker hoods and other appliances wherever motor drive along with user interface is involved.

The key highlights of this reference design are:

- Optimized transformer design, valley switching used to reduce switching losses and enable the optimum efficiency over entire operating range
- Integrated 700-V MOSFET and primary side regulation control eliminating external FET and optical-coupler for optimal cost and reliability
- Valley switching and frequency dithering to ease EMI compliance and reduce the total cost of BOM

### **Design Resources**





### **Design Features**

- Universal Input Voltage Range (85-V to 270-V AC) to Address Customer Needs Across all Regions
- Up to 700-V Start-Up and Smart Power Management Enables <30-mW Standby Power</li>
- Primary Side Regulation (PSR) Control Eliminates Optical Coupler
- Multiple Operating Modes and Valley Switching for Optimum Efficiency Over Entire Operating Range
- Valley Switching and Frequency Dithering to Ease EMI Compliance
- No Need of External Voltage Compensation Components
- Meets Requirements of Conducted Emissions Standard—EN55022 Class B
- Meets Requirements of EFT Norm IEC6000-4-4 and Surge Norm IEC61000-4-5
- Small Use PCB Form Factor (72 × 65 mm)

### **Featured Applications**

- Bias Power for Cooker Hood
- Home Appliances
- Bias Power for Air Conditioning
- Power Tools Bias Power Supply





### Key System Specifications



An IMPORTANT NOTICE at the end of this TI reference design addresses authorized use, intellectual property matters and other important disclaimers and information.

### 1 Key System Specifications

| PARAMETER                     | SYMBOL                 | TEST CONDITIONS                                                                 | MIN                                                                   | NOM                          | MAX  | UNIT |
|-------------------------------|------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------|------------------------------|------|------|
| INPUT CHARACTER               | ISTICS                 |                                                                                 |                                                                       |                              |      |      |
| Input voltage                 | V <sub>IN</sub>        |                                                                                 | 85                                                                    | 115/230                      | 270  | VAC  |
| Frequency                     | f <sub>LINE</sub>      |                                                                                 | 47                                                                    | 50/60                        | 64   | Hz   |
| No load power                 | P <sub>NL</sub>        | Vin = 90 V lout = 0 A                                                           |                                                                       | 40                           |      | mW   |
| Brownout voltage              | $V_{IN\_UVLO}$         | IOUT = INOM                                                                     |                                                                       | 75                           |      | V    |
| Brownout recovery voltage     | V <sub>INOV</sub>      |                                                                                 |                                                                       | 85                           |      | V    |
| Input current                 | I <sub>IN</sub>        |                                                                                 |                                                                       | 0.25                         |      | А    |
| OUTPUT CHARACTE               | RISTICS                |                                                                                 |                                                                       |                              |      |      |
| Primary output                | V <sub>OUT1</sub>      |                                                                                 | 4.5                                                                   | 5                            | 5.5  |      |
| voltage                       | V <sub>OUT2</sub>      | $V_{IN} = V_{MIN}$ to $V_{MAX}$                                                 | 14.5                                                                  | 15                           |      | V    |
| Secondary output voltage      | V <sub>OUT3</sub>      | $-I_{OUT} = 0$ to $I_{NOM}$                                                     | 9.5                                                                   | 10                           | 10.5 |      |
|                               | I <sub>OUT1(MAX)</sub> |                                                                                 |                                                                       | 50                           |      |      |
| Maximum output                | I <sub>OUT2(MAX)</sub> | $V_{IN} = V_{MIN}$ to $V_{MAX}$                                                 | 50                                                                    |                              | mA   |      |
| ounon                         | I <sub>OUT3(MAX)</sub> | _                                                                               | 4.5<br>14.5<br>9.5<br>7<br>5<br>0<br>10<br>10<br><br><br><br><br><br> | 750                          |      |      |
|                               | I <sub>OUT1(MIN)</sub> |                                                                                 | 5                                                                     |                              |      |      |
| Minimum output                | I <sub>OUT2(MIN)</sub> | $V_{IN} = V_{MIN}$ to $V_{MAX}$                                                 | 0                                                                     |                              |      | mA   |
| ounon                         | I <sub>OUT3(MIN)</sub> | _                                                                               | 10                                                                    |                              |      |      |
| Line regulation               |                        |                                                                                 |                                                                       | ± 1                          |      | %    |
| Load regulation               |                        |                                                                                 |                                                                       | ± 5                          |      | %    |
|                               | $\Delta V_{OUT1}$      | $V_{IN} = V_{MIN}$ to $V_{MAX}$                                                 |                                                                       | 70                           |      |      |
| Output voltage ripple         | $\Delta V_{OUT2}$      | $I_{OUT1}, \overline{I_{OUT2}, I_{OUT3}} = 0 \text{ to } \overline{I_{NOM}}$ 80 |                                                                       | 80                           |      | mV   |
|                               | $\Delta V_{OUT3}$      |                                                                                 |                                                                       | 150                          |      |      |
| Total maximum<br>output power | P <sub>OUT</sub>       | $V_{IN} = V_{MIN}$ to $V_{MAX}$                                                 |                                                                       | 8.5                          |      | W    |
| Insulation class              |                        | Test from primary to secondary                                                  |                                                                       | Reinforce<br>d<br>insulation |      |      |
| SYSTEM CHARACTE               | RISTICS                |                                                                                 |                                                                       |                              |      |      |
| Efficiency                    | η                      | $V_{IN} = V_{NOM}$<br>$I_{OUT} = 25\%$ , 50%, 75%, 100% of $I_{OUT}$            | 75                                                                    | 80                           | 83   | %    |
|                               |                        | Output overpower                                                                |                                                                       |                              |      |      |
| Destaution                    |                        | Output overvoltage                                                              |                                                                       |                              |      |      |
| Protection                    |                        | Input UVLO                                                                      |                                                                       |                              |      |      |
|                               |                        | Thermal shutdown                                                                |                                                                       |                              |      |      |
| Operation ambient             | Т                      | Open frame                                                                      | -40                                                                   | 25                           | 65   | °C   |
| Conducted<br>emissions        |                        | Test with TIDA-00472<br>Or test individual                                      | As per<br>EN55022 – class<br>B                                        |                              |      |      |
| EFT                           |                        | Tested with TIDA-00472                                                          | As per IEC-<br>61000-4-4                                              |                              |      |      |
| Surge                         |                        | Tested with TIDA-00472                                                          | As per IEC-<br>61000-4-5                                              |                              |      |      |

### **Table 1. Electrical Performance Specifications**

 2 10-W Bias Supply for Brushless DC Applications With >75% Efficiency at Low Load Reference Design

| PARAMETER  | SYMBOL | TEST CONDITIONS  | MIN | NOM | MAX | UNIT |
|------------|--------|------------------|-----|-----|-----|------|
| MECHANICAL |        |                  |     |     |     |      |
|            | W      | Width            |     | 72  |     |      |
| Dimensions | L      | Length           |     | 65  |     | mm   |
|            | Н      | Component height |     | 20  |     |      |

**Table 1. Electrical Performance Specifications (continued)** 



### 2 System Description

Home appliance equipment use different subsystems for the proper functionality, such as motor drives, lighting systems, user interfaces, and so on. Air conditioners, washing machines, refrigerator, dish washers, and kitchen hoods are examples of such home appliances. A properly rated and protected bias power supply is required for gate drivers, microcontrollers, LED lighting and interface, user interface, and so on used in these subsystems.

The TIDA-00473 reference design is primarily aiming to power kitchen hood (also called range vent hood, range hood, cooker hood, or chimney) subsystems. The cooker hood consists of a suction fan driven by a mains powered electric motor, lamps, and human interface or control options. The advanced cooker hood uses the efficient brushless DC (BLDC) motor drives. The BLDC motor drive uses gate drivers and microcontrollers, which need different regulated bias supplies such as 15 V, 3.3 V, 5 V, and so on for their functionality. LED lighting is another subsystem in kitchen hood, which needs a regulated low-voltage DC power supply with enough power rating to drive the LEDs. The user interface such as touch keys or proximity sensing also consists of microcontrollers and sensors that need a regulated low-voltage DC power supply.

The TIDA-00473 is a reference bias power supply design for kitchen hoods. However, it is applicable in any other systems where a bias power supply needs to be generated from the high voltage mains. The TIDA-00473 is designed meet the universal input voltage range of 85-V to 270-V AC. The design provides three isolated outputs: 15 V for the gate driver used in the motor drive, 5 V for the microcontroller in the motor drive, and 10 V for the LED drive and user interface. The TIDA-00473 is a CV and CC flyback converter without an optical coupler and external MOSFET.

Valley switching technique reduces switching losses, and the controller consumption is dynamically adjusted with load, which can enable the optimum efficiency over the entire operating range. The integrated 700-V MOSFET and primary side regulation control eliminates the external FET and optical coupler for optimal cost and reliability. Valley switching and frequency dithering eases EMI compliance and reduces the total cost of the BOM.

The hardware is designed and tested to pass conducted emissions, surge, and EFT testing as per the EN55014 requirements for household appliances.







Figure 1. Block Diagram of Power Supply With Isolated Multiple Outputs

### 3.1 Highlighted Products and Key Advantages

The following subsections detail the highlighted products used in this reference design, including the key features for their selection. See their respective product datasheets for complete details.

### 3.1.1 UCC28911—Flyback Controller (Primary Side Regulation)

The UCC28911 is high-voltage flyback switcher that provides output voltage and current regulation without the use of an optical coupler. This device incorporate a 700-V power FET and a controller that process operating information from the flyback auxiliary winding and power FET to provide a precise output voltage and current control. The integrated high-voltage current source for startup is switched off during operation, and the controller current consumption is dynamically adjusted with the load. This controller can enable a very low standby power consumption.

Control algorithms in the UCC28911, combining switching frequency and peak primary current modulation, allow operating efficiencies to meet or exceed applicable standards. Discontinuous conduction mode (DCM) with valley switching reduces switching losses. Built-in protection features help to keep secondary and primary component stress levels in check across the operating range. The frequency jitter helps to reduce EMI filter cost.

Low system parts count and built-in advanced protection features result in a cost-effective solution that meets stringent world-wide energy efficiency requirements.

The UCC28911 also has a complete set of system protection features that greatly improve reliability and further simplifies the design:

- Input undervoltage lockout
- Output overvoltage protection
- Output overpower protection
- Primary overcurrent
- VDD clamp overcurrent
- Thermal shutdown



### 4 System Design Theory

This reference design is a universal input, 10-W power supply with three isolated outputs designed for bias power of appliances. The power supply is configured as a CV and CC flyback converter using the UCC28911 controller. The UCC28911 is a high voltage switcher that integrates a high voltage power FET and a primary-side-regulated controller, supporting magnetically-sensed output voltage regulation through the transformer bias winding. This type of sensing eliminates the need for a secondary-side reference, error amplifier, and optical isolator for output voltage regulation. The device delivers accurate output voltage under static load, load variations, and line voltage variation and provides accurate control of output current.

The magnetic sampling scheme allows operation only in DCM so the device is not allowed to turn on the power FET if it does not sense a zero crossing detector (ZCD) event. A ZCD event is when auxiliary winding voltage crosses zero from high to low after transformer demagnetization is completed. The modulator adjusts both frequency and peak current in different load regions to maximize efficiency throughout the operating range. The smart management of the control logic power consumption and the high-voltage (HV) current source, used for startup that is off during operation and have very low leakage current, allow designing converters with very low standby input power. The standby input power less than 30 mW at

90-V AC input can be easily achieved with this device.

### 4.1 Design Requirement

The design parameters used in this reference design is given in Table 2.

| PARAMETER                     | SYMBOL                 | NOTES AND TEST CONDITIONS                                                      | MIN  | NOM         | MAX  | UNIT |
|-------------------------------|------------------------|--------------------------------------------------------------------------------|------|-------------|------|------|
| INPUT CHARACTERIS             | STICS                  |                                                                                |      |             |      |      |
| Input voltage                 | V <sub>IN</sub>        |                                                                                | 85   | 115/23<br>0 | 270  | VAC  |
| Frequency                     | f <sub>LINE</sub>      |                                                                                | 47   | 50/60       | 64   | Hz   |
| No load power                 | P <sub>NL</sub>        | V <sub>IN</sub> = 90 V I <sub>OUT</sub> = 0 A                                  |      | 40          |      | mW   |
| Brownout voltage              | V <sub>IN_UVLO</sub>   | I <sub>OUT</sub> = I <sub>NOM</sub>                                            |      | 75          |      | V    |
| Brownout recovery voltage     | V <sub>INOV</sub>      |                                                                                |      | 85          |      | V    |
| Input current                 | I <sub>IN</sub>        | $V_{\text{IN}} = V_{\text{MIN}}$ $I_{\text{OUT}} = I_{\text{OUT}(\text{MAX})}$ |      | 0.25        |      | А    |
| OUTPUT CHARACTE               | RISTICS                |                                                                                |      |             |      |      |
| Primary output                | V <sub>OUT1</sub>      |                                                                                | 4.5  | 5           | 5.5  |      |
| voltage                       | V <sub>OUT2</sub>      | $V_{IN} = V_{MIN}$ to $V_{MAX}$                                                | 14.5 | 15          |      | . V  |
| Secondary output voltage      | V <sub>OUT3</sub>      | $I_{OUT} = 0$ to $I_{NOM}$                                                     | 9.5  | 10          | 10.5 |      |
|                               | I <sub>OUT1(MAX)</sub> |                                                                                |      | 50          |      |      |
| Maximum output                | I <sub>OUT2(MAX)</sub> | $V_{\rm IN} = V_{\rm MIN}$ to $V_{\rm MAX}$ 50                                 |      | mA          |      |      |
|                               | I <sub>OUT3(MAX)</sub> |                                                                                |      | 750         |      | 1    |
|                               | I <sub>OUT1(MIN)</sub> |                                                                                | 5    |             |      |      |
| Minimum output<br>current     | I <sub>OUT2(MIN)</sub> | $V_{IN} = V_{MIN}$ to $V_{MAX}$                                                | 0    |             |      | mA   |
|                               | I <sub>OUT3(MIN)</sub> |                                                                                | 10   |             |      |      |
|                               | $\Delta V_{OUT1}$      |                                                                                |      | 70          |      |      |
| Output voltage ripple         | $\Delta V_{OUT2}$      | $V_{IN} = V_{MIN}$ to $V_{MAX}$                                                |      | 80          |      | mV   |
|                               | $\Delta V_{OUT3}$      |                                                                                |      | 150         |      | 1    |
| Total maximum<br>output power | P <sub>OUT</sub>       | $V_{IN} = V_{MIN}$ to $V_{MAX}$                                                |      | 8.5         |      | W    |
| SYSTEM CHARACTE               | RISTICS                |                                                                                |      |             |      |      |
| Efficiency                    | η                      | $V_{IN} = V_{NOM}$<br>$I_{OUT} = 25\%, 50\%, 75\%, 100\% \text{ of } I_{OUT}$  | 75   | 80          | 83   | %    |

### Table 2. Design Parameters

### 4.2 Detailed Design Procedure

This procedure outlines the steps to design the CV, CC flyback converter based on the UCC28911. See Figure 2 for component names and network locations. The design procedure equations use terms that are defined in Section 4.2.1.



Figure 2. Multiple Output Flyback Converter Based on UCC28911

- Diode bridge D1, input capacitors C1 and C2, transformer T1, UCC28911 switcher U1, Schottky rectifiers D5, D6, and D7, and capacitors C8, C9, and C16 form the power stage of the converter. Note that the U1 is also part of the power stage since the high-voltage MOSFET is integrated in U1.
- The input EMI filter is made up of C1 and C2 and differential mode inductors L1 and L2.
- R1 and R2 serve the dual function of dampening input filter oscillations and prevent a large voltage being developed across L1 and L2 in the event of an ESD pulse.
- Resistors R5 and R9, capacitor C5, and diode D4 make up the primary side voltage clamp. The clamp prevents the drain voltage on U1 from exceeding its maximum rating. A secondary function of the clamp is to alleviate the EMI currents associated with the turn-off voltage of U1.
- Operating bias to the controller is provided by the auxiliary winding on T1, diode D3, resistor R3, and bulk capacitor C3.
- Resistor R6 programs the startup voltage threshold.
- Resistors R4 and R7 program the output voltage set point.
- Resistors R10 and R11 program the maximum output current.
- Resistors R13, R16, and R17 adjust the no load output voltage.

Texas RUMENTS

www.ti.com

System Design Theory

#### 4.2.1 **Transformer Design**

**Design specifications:** 

- Maximum input DC voltage: V<sub>MAX</sub> = 380 V ٠
- Minimum start up input DC voltage:  $V_{MIN} = 120 \times 0.6 = 75 \text{ V}$  (see Section 4.2.2)
- Ripple current to peak current ratio:  $K_{RP} = 0.4$
- Output voltage 1):  $V_{01} = 10 V$
- Output current 1:  $I_{O1} = 0.75 \text{ A}$
- Diode voltage drop at output 1:  $V_{D1} = 0.6 V$ ٠
- Output voltage 2:  $V_{O2} = 5 V$
- Output current 2:  $I_{O2} = 0.05 \text{ A}$
- Diode voltage drop at output 2:  $V_{D2} = 0.5 V$ ٠
- Output voltage 3:  $V_{O3} = 15 V$
- Output current 3:  $I_{O3} = 0.05 \text{ A}$ ٠
- Diode voltage drop at output 3:  $V_{D3} = 0.4 V$
- Maximum switching frequency:  $f_{TARGET(MAX)} = 80 \text{ kHz}$
- Allowed AC flux density (Tesla):  $B_{AC} = 0.075$ ;  $B_{MAX} = 0.3$ •
  - Maximum duty cycle: D \_ MAX = 1 0.425 0.000002  $\times \frac{f_{\text{TARGET}(\text{MAX})}}{2} = 0.495$
- •
- Target Converter efficiency:  $\eta = 0.75$
- Window utilization factor:  $K_{U} = 0.4$
- Current density (A/m<sup>2</sup>):  $J_c = 500 \times 10^4$

Calculate the total output power, Pour:

$$P_{OUT} = (V_{O1} + V_{D1}) \times I_{O1} + (V_{O2} + V_{D2}) \times I_{O2} + (V_{O3} + V_{D3}) \times I_{O3} = 8.995 W$$
(1)

Calculate transformer primary-to-secondary turns ratio, N<sub>PS</sub>:

$$N_{PS} = \frac{D_{MAX} \times V_{MIN}}{0.425 \times (V_{O1} + V_{D1})} = 7.911$$
(2)

Calculate the primary peak current, I<sub>PK</sub>, and the primary RMS current, I<sub>PRMS</sub>, using the main secondary peak current, I<sub>SPK</sub>:

$$I_{SPK} = \frac{\frac{P_{OUT}}{V_{O1}} \times 2}{0.425} = 4.233 \text{ A}$$
(3)

$$I_{PK} = \frac{I_{SPK}}{N_{PS}} = 0.535 \text{ A}$$
 (4)

$$I_{PRMS} = I_{PK} \times \sqrt{D_{MAX} \times \left(\frac{K_{RP}^2}{3} - K_{RP} + 1\right)} = 0.304 \text{ A}$$

Calculate the primary inductance (H),  $L_{P}$ :

$$L_{P} = \frac{P_{OUT} \times 2}{\left(I_{PK} \times 1.05\right)^{2} \times f_{TARGET(MAX)} \times \eta} = 0.95 \,\text{mH}$$

(5)

(6)

10-W Bias Supply for Brushless DC Applications With >75% Efficiency at Low Load Reference Design



Calculate the area product (mm<sup>4</sup>),  $A_P$ :

$$AP = \frac{2 \times I_{PRMS} \times I_{PK} \times K_{RP} \times L_{P}}{J_{C} \times K_{U} \times (2 \times B_{AC})} \times 10^{12} = 412.42 \text{ mm}^{4}$$
(7)

Select a proper core from core database according to AP, Select the Core size is EE16, and the real AP value is  $A_{PREAL} = 801 \text{ mm}^4$ .

Calculate the primary winding turns, N<sub>P</sub>:

$$N_{P} = \frac{L_{P} \times I_{PK} \times 1.05}{B_{MAX} \times A_{E}} = 88$$
(8)

Calculate the three output winding turns,  $N_{S1}$ ,  $N_{S2}$ , and  $N_{S3}$ :

$$N_{S1} = \frac{N_P \times (V_{O1} + V_{D1}) \times 0.425}{D_{MAX} \times V_{MIN}} = 11$$
(9)

$$N_{S2} = \frac{N_{P} \times (V_{O2} + V_{D2}) \times 0.425}{D_{MAX} \times V_{MIN}} = 6$$
(10)

$$N_{S3} = \frac{N_{P} \times (V_{O3} + V_{D3}) \times 0.425}{D_{MAX} \times V_{MIN}} = 17$$
(11)

Calculate the real maximum flux density, B<sub>MAX\_REAL</sub>:

$$B_{MAX\_REAL} = \frac{L_P \times I_{PK}}{N_P \times A_E} = 0.284$$
(12)

Because  $B_{MAX_REAL} < B_{MAX}$ , this transformer will not saturate even at the worst case.

#### 4.2.2 Selecting Input Bulk Capacitance

The minimum input capacitance voltage, the input power of the converter based on target full-load efficiency, minimum input RMS voltage, and minimum AC input frequency determine the input capacitance requirement.

The maximum converter input power can be estimated from the output voltage in the CV mode ( $V_{OCV}$ ), the converter's output current when operating in CC mode ( $I_{occ}$ ), and the full-load target efficiency ( $\eta$ ).

$$P_{IN} = \frac{V_{OUT1} \times I_{OUT1} + V_{OUT2} \times I_{OUT2} + V_{OUT3} \times I_{OUT3}}{\eta}$$

$$P_{IN} = \frac{5 \times 0.05 + 15 \times 0.05 + 10 \times 0.75}{0.8} = 10.625 \text{ W}$$
(13)

Equation 14 provides an accurate solution for input capacitance based on a target minimum bulk capacitor voltage (V<sub>BULK(MIN)</sub>). To target a given input capacitance value, iterate the minimum capacitor voltage to achieve the target capacitance.

$$C_{BULK} = \frac{\frac{2 \times P_{IN}}{f_{LINE(MIN)}} \times \left(\frac{1}{RCT} - \frac{1}{2 \times \pi} \times \arccos\left(\frac{V_{BULK(MIN)}}{\sqrt{2} \times V_{IN(MIN)}}\right)\right)}{\sqrt{2} \times V_{IN(MIN)}^2 - V_{BULK(MIN)}^2}$$
(14)

As shown in Figure 2, the reference design has a full wave bridge rectifier at the input. The voltage  $V_{\text{BULK(MIN)}}$  is generally selected around 65% to 60% of  $\sqrt{2} \times V_{\text{IN(MIN)}}$ . With these considerations:

$$C_{\text{BULK}} = \frac{\frac{2 \times 10.625}{47} \times \left(\frac{1}{2} - \frac{1}{2 \times \pi} \times \arccos\left(\frac{75}{120}\right)\right)}{2 \times 85^2 - 75^2} = 18.3 \,\mu\text{F}$$

Taking into account that electrolytic capacitance with 10% of tolerance, the values selected for C1 and C2 are:  $C1 = C2 = 10 \ \mu$ F.

The maximum DC bus voltage is 380 V. Therefore, a 400-V/450-V capacitor is a good choice.

www.ti.com



(16)

#### 4.2.3 Selecting Output Capacitance

The output capacitor value is typically determined by the transient response requirement from no load (for example, to maintain a minimum output voltage of 9 V with a load-step transient from 0 to 750 mA (I<sub>TRAN</sub>)). Equation 15 assumes that at no load the converter is operating at the minimum switching frequency  $(f_{SW(MIN)}).$ 

C16 = 
$$\frac{I_{\text{TRAN}}}{V_{\text{out}\Delta} \times f_{\text{SW}(\text{MIN})}} = \frac{750 \text{ mA}}{(10-9) \times 420} = 1786 \,\mu\text{F}$$
(15)

A margin of 20% is added to the output capacitance, so the values selected for C16 is 2200 µF.

#### 4.2.4 VDD Capacitance for UCC28911

The capacitance on VDD of the UCC28911 needs to supply the device operating current until the output of the converter reaches the target minimum operating voltage in CC regulation. At this time, the auxiliary winding can sustain the supply voltage. The output current available to the load to charge the output capacitors is the CC regulation target. Equation 16 assumes the output current of the flyback is available to charge the output capacitance until the minimum output voltage is achieved. In Figure 2, C3 is provided as the  $V_{DD}$  capacitor.

$$C_{VDD} = \frac{C_{OUT} \times V_{OCC} \times I_{RUN(MAX)}}{I_{OCC} \times \Delta V_{UVLO}}$$

Where

- $\Delta V_{UVLO}$  is UVLO hysteresis, equal to  $V_{DDON} V_{DDOFF}$
- $I_{RUN(MAX)}$  is supply current required at  $V_{DD}$

The  $\Delta V_{UVLO}$  and  $I_{RUN(MAX)}$  can be found in the datasheet of the UCC28911 (SLUS769). In this reference design, the values are selected as  $\Delta V_{UVLO} = 3 \text{ V}$ ,  $I_{RUN(MAX)} = 3.4 \text{ mA}$ .

Substituting the values in Equation 16,

$$C3 = \frac{2200 \ \mu\text{F} \times 5 \ \text{V} \times 3.4 \ \text{mA}}{0.75 \ \text{A} \times 3 \ \text{V}} = 16.6 \ \mu\text{F}$$
(17)

10 µF is selected for C3, which is the nearest low value capacitor compared to 16.6 µF, to ensure a low start-up time.



Texas

*TRUMENTS* 

### 4.2.5 Bridge Rectifier

The maximum input AC voltage is 270-V AC, so the DC voltage can reach voltage levels of up to 385-V DC. Considering a safety factor of 30%, select a component with voltage rating greater than 500-V DC. The input bridge rectifier must have an average current capability that exceeds the input average current ( $I_{IN\_AVG(MAX)}$ ). To optimize the power loss due to the diode forward voltage drop, a bridge rectifier with higher current rating is recommended.

To get the  $I_{IN_AVG(MAX)}$ , first calculate the maximum input RMS line current,  $I_{IN_RMS(MAX)}$ .

$$I_{\text{IN}_{\text{RMS}(\text{MAX})}} = \frac{P_{\text{IN}}}{V_{\text{IN}(\text{MIN})} \times \text{PF}} = \frac{10.625}{85 \times 0.6} = 0.208 \text{ A}$$
(18)

Based upon the calculated RMS values, the maximum input current,  $I_{IN(MAX)}$ , and the maximum average input current,  $I_{IN_{AVG(MAX)}}$ , can be determined by assuming the waveform is sinusoidal, as shown in Equation 19 and Equation 20:

$$I_{\text{IN}(\text{MAX})} = \sqrt{2} \times I_{\text{IN}_{\text{RMS}}(\text{MAX})} = \sqrt{2} \times 0.208 = 0.294 \text{ A}$$
(19)  
$$I_{\text{IN}_{\text{AVG}}(\text{MAX})} = \frac{2}{\pi} \times I_{\text{IN}(\text{MAX})} = \frac{2}{\pi} \times 0.294 = 0.187 \text{ A}$$
(20)

Considering the operating environment temperature and current margin, select DF06M for the D1. The forward voltage drop of DF06M is  $V_{F_{BRIDGE}} = 0.8 \text{ V}.$ 

Therefore, the power loss in the input bridge,  $P_{BRIDGE}$ , can be calculated as:  $P_{BRIDGE} = 2 \times V_{F_BRIDGE} \times I_{IN_AVG(MAX)} = 2 \times 0.8 \times 0.187 = 0.299 W$ (21)



### 4.2.6 Output Voltage Set Point

The UCC28911 VS Signal Discriminator Block ensures an accurate sampling time for an accurate sample of the output voltage from the auxiliary winding. However, there are some details of the auxiliary winding signal to ensure reliable operation, specifically the reset time of the leakage inductance and the duration of any subsequent leakage inductance ring.



Figure 3. VS Voltage

The first detail to examine is the duration of the leakage inductance reset pedestal,  $t_{LK\_RESET}$ . Because this can mimic the waveform of the secondary current decay, followed by a sharp down-slope, keep the leakage reset time less than 500 ns for  $I_{DRAIN}$  minimum, and less than 1.5µs for  $I_{DRAIN}$  maximum. The second detail is the amplitude of ringing on the auxiliary winding waveform ( $V_{AUX}$ ) following  $t_{LK\_RESET}$ . The peak-to-peak voltage at the VS pin should be less than approximately 100mVp-p at least 200 ns before the end of the demagnetization time,  $t_{DMAG}$ . If there is a concern with excessive ringing, it usually occurs during light or no-load conditions when  $t_{DMAG}$  is at the minimum. The tolerable ripple on VS is scaled up to the auxiliary winding voltage by R6 and R4 and is equal to 100 (R6 + R4) / R4 mV. So the VS divider resistors determine the output voltage regulation point of the flyback converter. Also, the high-side divider resistor (R6) determines the line voltage at which the controller enables continuous switching operation. R6 is initially determined based on transformer auxiliary to primary turn ratio and desired input voltage operating threshold.

$$R6 = \frac{V_{IN}V_{VA} \times \sqrt{2}}{N_{PA} \times I_{VSLRUN(MAX)}}$$

(22)

(23)

13

Where  $I_{\text{VSLRUN(MAX)}}$  is the VS line sense run current (found in the datasheet of UCC28911)., The typical value of  $I_{\text{VSLRUN(MAX)}}$  is 260  $\mu\text{A}$ , so

$$R6 = \frac{75 \times \sqrt{2}}{5.17 \times 260 \ \mu A} = 78.77k$$

In this reference design, the selected value of R6 is 76.8k. The low-side VS pin resistor R4 is selected based on desired output voltage regulation.

$$R4 = \frac{V_{VSR} \times R6 \times N_{PA}}{\left(V_{OUT} + V_{F}\right) \times N_{PS} - \left(V_{VSR} \times N_{PA}\right)}$$

Where  $V_{VSR}$  is the regulating level of VS pin (found in the datasheet of UCC28911). Usually, the typical value of  $V_{VSR}$  is 4.05 V.

$$R4 = \frac{4.05 \times 76.8 \times 5.17}{(10+0.5) \times 8 - (4.05 \times 5.17)} = 25.54k$$

In this reference design, the selected values of R4 and R7 are 27k and 510k, respectively.

### System Design Theory

#### 4.2.7 **Output Power Set Point**

A resistance (RIPK) connected between IPK pin and GND sets the maximum value of the power FET peak current, I<sub>D\_PK(MAX)</sub>. A current, I<sub>SENSE</sub>, proportional to the power FET current, comes out from the IPK pin during power FÉT on time. The voltage across RIPK is fed to the PWM comparator and establishes to switch off the power FET according to Equation 24:

$$I_{D_{PK}(MAX)} = \frac{V_{CSTE}(MAX)}{R_{IPK}}$$
(24)

Where V<sub>CSTE(MAX)</sub> is the equivalent current sense threshold, which can be found in the datasheet of UCC28911. From that datasheet, the maximum value of V<sub>CST(MAX)</sub> is 640 V at a V<sub>VS</sub> of 3.75 V. If the IPK pin is shorted to GND ( $R_{IPK} = 0$ ), the peak current is automatically set to  $I_D PEAK(MAX)$ , 700 mA for UCC28911.

A test is performed at device start-up to check whether the IPK pin is shorted to GND or the RIPK is present. If  $R_{IPK}$  is less than maximum  $R_{IPK_SHORT}$ , the device interprets it as a short ( $R_{IPK} = 0$ ) and the DRAIN peak current is set to  $I_{D_{PEAK(MAX)}}$ . Otherwise, if  $R_{IPK}$  is greater than minimum  $R_{IPK(MIN)}$ , the device sets the DRAIN peak current according to Equation 24. A value of RIPK that is in between the before said values are not allowed since the value of the peak current may be selected using either of the two sense resistances: the internal sense resistance and R<sub>IPK</sub>.

In this reference, the R10 and R11 can be calculated by Equation 25:

$$\mathsf{R}_{\mathsf{IPK}} = \frac{640}{0.521 \times 110\%} = 1.12\mathsf{k}$$

(25)

Considering the accuracy and environmental implication, place a margin of 10%, so the selected value of R10 and R11 are 1.6k and 3.6k.

#### 4.2.8 **Output Rectifier Diode Selection**

The maximum reverse voltage that the secondary diode had to sustain can be calculated by Equation 26 where a margin of 50% is considered. Usually for this kind of application, a Schottky diode reduces the power losses due to the lower forward voltage drop. The maximum current rating of the diode is generally selected between two to five times the maximum output current ( $I_{occ}$ ).

$$V_{\mathsf{REV}} = \left(V_{\mathsf{OUT}} + \frac{V_{\mathsf{IN}(\mathsf{MAX})} \times \sqrt{2}}{\mathsf{N}_{\mathsf{PS}}}\right) \times 1.5 = \left(10 + \frac{270 \times \sqrt{2}}{8}\right) \times 1.5 = 86 \text{ V}$$
(26)

In this reference design, the PDS5100-13 (100-V, 5-A Schottky) is selected as the secondary rectifier diode D7.

(27)

### 4.2.9 Pre-Load Calculation

When no load is applied on the converter output, the output voltage rises until the overvoltage protection (OVP) of the device is tripped, because the device cannot operate at zero switching frequency. The device's minimum switching frequency of 420 Hz will always deliver some energy to the output, causing the voltage to rise at no load. To avoid this, an  $R_{PRL}$  (pre-load resistance) must be used. The value of this pre-load can be selected using the following equation:

$$R_{PRL} = \frac{V_{OUT}^{2}}{\frac{1}{2} \times L_{P} \times f_{SW(MIN)} \times \left(\frac{I_{D_{PK}(MAX)}}{K_{AM}}\right)^{2} - VDD_{OFF(MIN)} \times I_{WAITQ(MIN)}}$$

where

- $K_{AM}$  is AM control ratio,  $K_{AM} = V_{CSE(MAX)} / V_{CSE(MIN)}$  (found in datasheet of UCC28911)
- I<sub>WAITQ(MIN)</sub> is quiescent wait supply current; in the UCC28911 datasheet, this is usually set as 190 μA
- V<sub>DDOOF(MIN)</sub> is V<sub>DD</sub> turn-off threshold (found in datasheet of UCC28911)

So in this reference design, the pre-load resistance can be calculated by:

R13 = 
$$\frac{10^2}{\frac{1}{2} \times 0.97 \times 10^{-3} \times 420 \times \left(\frac{0.521}{3}\right)^2 - 7 \times 190 \times 10^{-6}} = 16.28k$$

In this reference design, the selected value of R13 is 6.8k.

### 4.2.10 Primary Drain Voltage Clamp Circuit

As in most flyback converters, the main purpose of drain voltage clamp circuit is to prevent the DRAIN voltage from rising up to the FET break-down voltage, at the FET turn-off, and destroying the FET itself (see Figure 4). An additional task, required by the primary-side regulation mechanism, is to provide a clean input to the VS pin by damping the oscillation that is typically present on the DRAIN voltage due to the transformer primary leakage inductance.



Figure 4. Drain Clamp Circuit Options

To perform damping, the diode D4 (see Figure 4) selected should not be a fast recovery diode (0.3  $\mu$ s < t<sub>rr</sub> < 1  $\mu$ s) so the reverse current can flow in the RLC over damped circuit. This RLC circuit is formed by the transformer primary-leakage inductance (L<sub>LKP</sub>), the resistances R5, R8, and R9, and the capacitance C5. To ensure proper damping, the resistance R5 has to satisfy the following condition:

$$R5 > 2 \times \sqrt{\frac{L_{LKP}}{C5}}$$
(28)

The capacitance C5 should not be too high, so it does not require too much energy to be charged. Typical values for C5 are between 100 pF and 1 nF.

The resistance R8 has been added to discharge the C5 capacitance, so at the next switching cycle diode D4 is activated to provide enough current and storage to have a reverse-recovery current large enough for proper oscillation damping.

#### 5 **Getting Started: Hardware**

#### 5.1 **Test Conditions**

Figure 5 shows the basic test setup recommended for evaluating the TIDA-00473 during no load and full load. During the no load test, set the power analyzer for long averaging to include several cycles of operation and an appropriate current scale factor should be used.

For input, the AC source (V<sub>IN</sub>) must range from 50-V to 270-V AC. Set the Input current limit of input AC source to 1 A. For output, use an electronic variable load or a variable resistive load, which must be rated for  $\geq$  400 V and vary the load current from 0 mA to 1 A.



Figure 5. Test Environment Setup Recommended

#### 5.2 Equipment Needed

- Isolated AC source: The input source must be an isolated variable AC source capable of supplying between 50-V and 270-V<sub>RMS</sub> at no less than 25 W and connected as shown in Figure 5. For accurate efficiency calculations, insert a power meter between the AC source and the TIDA-00473. For highest accuracy, connect the voltage terminals of the power meter directly across the power source. (Connecting the voltage terminals directly to the TIDA-00473 will result in a small current error which is significant when measuring no load power.)
- Loads: Use a programmable electronic loads with three outputs set to constant resistance mode and capable of sinking 0 to 1-A DC at 20-V DC.
- Power meter: The power analyzer is capable of measuring low input current, typically less than 100 µA, and a long averaging mode if input power measurements of the low-power standby mode are to be taken. An example of such an analyzer is the Yokogawa WT210 Digital Power Meter. To measure the intermittent bursts of current and power drawn from the line during no-load operation, set the WT210 to integrate.
- Multimeter: Digital multimeters measure the regulated output voltages (DMM  $V_1$ , DMM  $V_2$ , and DMM  $V_3$ ) and load current (DMM A<sub>1</sub>, DMM A<sub>2</sub>, and DMM A<sub>3</sub>).
- Oscilloscope: A digital or analog oscilloscope with a 100-MHz scope probe is recommended.
- Recommended wire gauge: a minimum of AWG 24-wire is recommended. The wire connections between the AC source and the TIDA-00473 and the wire connections between the reference design board and the load should be less than two feet long.



### 5.3 Test Procedure

The following test procedure is recommended primarily for powering up and shutting down the TIDA-00473. Never leave a powered TIDA-00473 evaluated board unattended for a long time.

### 5.3.1 Applying Power to the TIDA-00473

- 1. Set up the TIDA-00473 evaluated board as shown in Figure 5.
  - (a) If no load input power measurements are to be made, set the power analyzer to long averaging or integrating power measurement mode.
  - (b) For operation with a load, as shown in Figure 5, set the electronic load to constant resistance mode. Adjust the resistance setting in the electronic load for changing the load.
- 2. Prior to turning on the AC source, set the voltage to between 85-V and 270-V AC.
- 3. Turn on the AC source.
- 4. Monitor the output voltage on DMM  $V_1$ ,  $V_2$ , and  $V_3$
- 5. Monitor the output current on DMM A<sub>1</sub>, A<sub>2</sub>, and A<sub>3</sub>

### 5.3.2 Output Voltage Regulation and Efficiency

- 1. For load regulation:
  - (a) Use the test setup shown in Figure 5.
  - (b) Set the AC source to a constant voltage between 85-V and 265-V AC.
  - (c) Apply power to the TIDA-00473 per Section 5.3.1.
  - (d) Vary the load current from 0 A up to 0.75 A.
- 2. For line regulation:
  - (a) Set the load to sink full load.
  - (b) Vary the AC source from 85-V to 265-V AC.
- 3. Make sure the input power is off and the bulk capacitor and output capacitors are completely discharged before handling the TIDA-00473 evaluated board.

### 5.3.3 Equipment Shutdown

- 1. Ensure the load is at maximum; this will quickly discharge the output capacitors.
- 2. Turn off the AC source.
- 3. Make sure the bulk capacitors and output capacitors are completely discharged before handling the TIDA-00473 evaluated board.



### Test Results

### 6 Test Results

The test results are divided in multiple sections that cover the steady state performance measurements, functional performance waveforms and test data, transient performance waveforms, thermal measurements, conducted emission measurements, and surge and EFT measurements.

### 6.1 Performance Data

### 6.1.1 Cross Regulation With Load Variation

Table 3 shows the cross regulation data at 230-V AC input, where the data  $V_{15A}$  means 15-V voltage monitored after the LDO circuit (at TP6), and the  $V_{15B}$  means 15-V voltage monitored before LDO circuit (across C8).

| V <sub>5</sub> (V) | I <sub>5</sub> (A) | V <sub>15A</sub> (V) | V <sub>15B</sub> (V) | I <sub>15</sub> (A) | V <sub>10</sub> (V) | I <sub>10</sub> (A) |
|--------------------|--------------------|----------------------|----------------------|---------------------|---------------------|---------------------|
| 4.65               | 0                  | 14.28                | 15.05                | 0                   | 10.26               | 0                   |
| 4.69               | 0                  | 14.25                | 14.95                | 0                   | 9.81                | 0.01                |
| 4.94               | 0                  | 14.39                | 15.47                | 0                   | 9.78                | 0.05                |
| 5.04               | 0                  | 14.41                | 15.74                | 0                   | 9.8                 | 0.1                 |
| 5.15               | 0                  | 14.45                | 16.06                | 0                   | 9.81                | 0.2                 |
| 5.27               | 0                  | 14.46                | 16.44                | 0                   | 9.82                | 0.3                 |
| 5.41               | 0                  | 14.51                | 16.84                | 0                   | 9.83                | 0.4                 |
| 5.56               | 0                  | 14.55                | 17.3                 | 0                   | 9.84                | 0.5                 |
| 5.72               | 0                  | 14.59                | 17.79                | 0                   | 9.85                | 0.6                 |
| 5.95               | 0                  | 14.69                | 18.36                | 0                   | 9.86                | 0.75                |
| 4.69               | 0.05               | 14.54                | 16.19                | 0                   | 11.7                | 0                   |
| 4.66               | 0.05               | 14.49                | 16.1                 | 0                   | 10.81               | 0.01                |
| 4.67               | 0.05               | 14.43                | 15.57                | 0                   | 10.01               | 0.05                |
| 4.75               | 0.05               | 14.44                | 15.52                | 0                   | 9.81                | 0.1                 |
| 4.83               | 0.05               | 14.47                | 15.83                | 0                   | 9.8                 | 0.2                 |
| 4.9                | 0.05               | 14.5                 | 16.14                | 0                   | 9.82                | 0.3                 |
| 4.96               | 0.05               | 14.52                | 16.47                | 0                   | 9.83                | 0.4                 |
| 5.01               | 0.05               | 14.55                | 16.81                | 0                   | 9.84                | 0.5                 |
| 5.06               | 0.05               | 14.57                | 17.15                | 0                   | 9.84                | 0.6                 |
| 5.15               | 0.05               | 14.65                | 17.52                | 0                   | 9.86                | 0.75                |
| 5.01               | 0                  | 13.75                | 14.64                | 0.05                | 13.01               | 0                   |
| 4.92               | 0                  | 13.84                | 14.68                | 0.05                | 10.52               | 0.01                |
| 4.9                | 0                  | 13.82                | 14.68                | 0.05                | 9.86                | 0.05                |
| 4.91               | 0                  | 13.83                | 14.72                | 0.05                | 9.74                | 0.1                 |
| 5.07               | 0                  | 14.07                | 15.01                | 0.05                | 9.8                 | 0.2                 |
| 5.1                | 0                  | 14.25                | 15.27                | 0.05                | 9.82                | 0.3                 |
| 5.17               | 0                  | 14.32                | 15.44                | 0.05                | 9.83                | 0.4                 |
| 5.23               | 0                  | 14.36                | 15.61                | 0.05                | 9.84                | 0.5                 |
| 5.29               | 0                  | 14.39                | 15.76                | 0.05                | 9.85                | 0.6                 |
| 5.38               | 0                  | 14.46                | 15.98                | 0.05                | 9.87                | 0.75                |
| 4.71               | 0.05               | 13.91                | 14.83                | 0.05                | 13.4                | 0                   |
| 4.681              | 0.05               | 14.02                | 14.85                | 0.05                | 10.77               | 0.01                |
| 4.7                | 0.05               | 13.98                | 14.81                | 0.05                | 9.94                | 0.05                |
| 4.73               | 0.05               | 13.9                 | 14.79                | 0.05                | 9.81                | 0.1                 |
| 4.81               | 0.05               | 14.07                | 15                   | 0.05                | 9.79                | 0.2                 |
| 4.88               | 0.05               | 14.21                | 15.22                | 0.05                | 9.82                | 0.3                 |

### Table 3. Cross Regulation With Load Variation at 230-V AC Input

18 10-W Bias Supply for Brushless DC Applications With >75% Efficiency at Low Load Reference Design

| V <sub>5</sub> (V) | I <sub>5</sub> (A) | V <sub>15A</sub> (V) | V <sub>15B</sub> (V) | I <sub>15</sub> (A) | V <sub>10</sub> (V) | I <sub>10</sub> (A) |
|--------------------|--------------------|----------------------|----------------------|---------------------|---------------------|---------------------|
| 4.93               | 0.05               | 14.29                | 15.4                 | 0.05                | 9.83                | 0.4                 |
| 4.98               | 0.05               | 14.33                | 15.56                | 0.05                | 9.84                | 0.5                 |
| 5.02               | 0.05               | 14.37                | 15.69                | 0.05                | 9.85                | 0.6                 |
| 5.09               | 0.05               | 14.45                | 15.88                | 0.05                | 9.87                | 0.75                |

### Table 3. Cross Regulation With Load Variation at 230-V AC Input (continued)

### 6.1.2 Regulation With Line Variation (AC Input)

Table 4 shows the data for the line regulation of the output with AC input voltage variation.

### Table 4. Regulation With Line Variation at Full Load

| INPUT<br>VOLTAGE<br>(VAC) | V <sub>5</sub> (V) | I <sub>5</sub> (A) | V <sub>15A</sub> (V) | V <sub>15B</sub> (V) | I <sub>15</sub> (A) | V <sub>10</sub> (V) | I <sub>10</sub> (A) |
|---------------------------|--------------------|--------------------|----------------------|----------------------|---------------------|---------------------|---------------------|
| 90                        | 5.14               | 0.05               | 14.51                | 16.16                | 0.05                | 9.84                | 0.75                |
| 120                       | 5.14               | 0.05               | 14.51                | 16.11                | 0.05                | 9.86                | 0.75                |
| 150                       | 5.11               | 0.05               | 14.37                | 16.03                | 0.05                | 9.87                | 0.75                |
| 180                       | 5.1                | 0.05               | 14.45                | 15.97                | 0.05                | 9.87                | 0.75                |
| 220                       | 5.08               | 0.05               | 14.4                 | 15.89                | 0.05                | 9.87                | 0.75                |
| 250                       | 5.07               | 0.05               | 14.43                | 15.84                | 0.05                | 9.87                | 0.75                |
| 270                       | 5.07               | 0.05               | 14.36                | 15.8                 | 0.05                | 9.87                | 0.75                |

### Table 5. Regulation With Line Variation at No Load

| INPUT<br>VOLTAGE<br>(VAC) | V <sub>5</sub> (V) | I <sub>5</sub> (A) | V <sub>15A</sub> (V) | V <sub>15B</sub> (V) | I <sub>15</sub> (A) | V <sub>10</sub> (V) | I <sub>10</sub> (A) |
|---------------------------|--------------------|--------------------|----------------------|----------------------|---------------------|---------------------|---------------------|
| 90                        | 4.69               | 0                  | 14.26                | 14.95                | 0                   | 10.01               | 0                   |
| 120                       | 4.7                | 0                  | 14.29                | 14.95                | 0                   | 10.03               | 0                   |
| 150                       | 4.68               | 0                  | 14.25                | 14.96                | 0                   | 10.06               | 0                   |
| 180                       | 4.68               | 0                  | 14.29                | 14.97                | 0                   | 10.05               | 0                   |
| 220                       | 4.68               | 0                  | 14.26                | 14.98                | 0                   | 10.06               | 0                   |
| 250                       | 4.68               | 0                  | 14.3                 | 14.99                | 0                   | 10.05               | 0                   |
| 270                       | 4.68               | 0                  | 14.28                | 14.99                | 0                   | 10.07               | 0                   |

### 6.1.3 Standby Power

The standby power was tested at multiple AC input voltages with only a pre-load on output. The results are tabulated in Table 6.

| INPUT VOLTAGE (VAC) | INPUT CURRENT (mA) | STANDBY POWER (mW) |
|---------------------|--------------------|--------------------|
| 90                  | 0.603              | 30.4               |
| 120                 | 0.618              | 34                 |
| 150                 | 0.479              | 36.8               |
| 180                 | 0.496              | 47                 |
| 230                 | 0.449              | 58                 |
| 270                 | 0.522              | 73                 |

### Table 6. No Load Power Measurement



#### 6.1.4 **Efficiency Test**

The efficiency was tested at 115-V AC and 230-V AC input voltages with full load on output. The results are tabulated in Table 7.

| LOAD (%) | P <sub>IN</sub> (W) | V <sub>5</sub> (V) | I <sub>5</sub> (A) | V <sub>15</sub> (V) | I <sub>15</sub> (A) | V <sub>10</sub> (V) | I <sub>10</sub> (A) | P <sub>OUT</sub> (W) | EFFICIEN<br>CY (%) |
|----------|---------------------|--------------------|--------------------|---------------------|---------------------|---------------------|---------------------|----------------------|--------------------|
| 100      | 10.31               | 5.146              | 0.0499             | 14.5                | 0.0505              | 9.94                | 0.749               | 8.43                 | 81.77              |
| 75       | 7.85                | 5.155              | 0.0375             | 14.58               | 0.0375              | 9.92                | 0.573               | 6.42                 | 81.83              |
| 50       | 5.25                | 5.113              | 0.0249             | 14.55               | 0.0255              | 9.9                 | 0.38                | 4.26                 | 81.13              |
| 25       | 2.65                | 5.03               | 0.0124             | 14.49               | 0.0125              | 9.89                | 0.186               | 2.08                 | 78.55              |
| 10       | 1.12                | 4.961              | 0.0049             | 14.45               | 0.0055              | 9.88                | 0.0754              | 0.85                 | 75.71              |
| 0        | 0.04                | 4.7                | 0                  | 14.37               | 0                   | 10.27               | 0                   | 0                    | 0                  |

### Table 7. Efficiency Test at 115-V AC Input

### Table 8. Efficiency Test at 230-V AC Input

| LOAD (%) | P <sub>IN</sub> (w) | V <sub>5</sub> (V) | I <sub>5</sub> (A) | V <sub>15</sub> (V) | I <sub>15</sub> (A) | V <sub>10</sub> (V) | I <sub>10</sub> (A) | P <sub>out</sub> (w) | EFFICIEN<br>CY (%) |
|----------|---------------------|--------------------|--------------------|---------------------|---------------------|---------------------|---------------------|----------------------|--------------------|
| 100      | 10.19               | 5.117              | 0.0499             | 14.55               | 0.0505              | 9.94                | 0.75                | 8.45                 | 82.91              |
| 75       | 7.76                | 5.123              | 0.0375             | 14.54               | 0.0375              | 9.93                | 0.574               | 6.44                 | 83                 |
| 50       | 5.21                | 5.1                | 0.0249             | 14.51               | 0.0255              | 9.91                | 0.38                | 4.26                 | 81.82              |
| 25       | 2.67                | 5.08               | 0.0124             | 14.48               | 0.0125              | 9.88                | 0.185               | 2.07                 | 77.57              |
| 10       | 1.11                | 5.01               | 0.0049             | 14.43               | 0.0055              | 9.87                | 0.0754              | 0.85                 | 76.41              |
| 0        | 0.048               | 4.698              | 0                  | 14.39               | 0                   | 10.3                | 0                   | 0                    | 0                  |

#### 6.2 **Performance Curves**

#### 6.2.1 **Cross Regulation With Load Variation**



Figure 6. Cross Regulation at 10-V Output With 5-V and 15-V Load Parameter

Copyright © 2015–2016, Texas Instruments Incorporated



### 6.2.2 Regulation With Line Variation (AC Input)



Figure 7. Line Regulation at 5-V Output With Full Load and No Load



Figure 8. Line Regulation at 15-V Output With Full Load and No Load



Figure 9. Line Regulation at 10-V Output With Full Load and No Load



Test Results

#### 6.2.3 Efficiency



Figure 10. Efficiency Curves at 115-V AC and 230-V AC Inputs

#### 6.3 **Functional Waveforms**

#### **V**<sub>DS</sub> Switching Node Waveforms 6.3.1

Waveform at switching node (V<sub>DS</sub>) was observed for 115-V AC and 270-V AC input under full load conditions.



Figure 11.  $V_{DS}$  Waveform at  $V_{IN}$  = 270-V AC, Full Load



From the test result of the V<sub>DS</sub> switching waveform, at V<sub>IN</sub> = 270-V AC (the maximum input voltage), the peak V<sub>DS</sub> voltage is only 528-V DC. This voltage is far below of the V<sub>DRAIN</sub> maximum voltage stress of 700-V DC, so the voltage safety margin is satisfactory.



### 6.3.2 Start-up Time Waveform

Figure 13 shows the input current waveform at 230-V AC and with full load condition.







**NOTE:** Channel 1 (Yellow trace): DC bus voltage, 100 V/div; Channel 2 (Blue trace): 5-V output voltage, 2V/div

### 6.3.3 Output Voltage Ripple

The output voltage ripple is observed at full load using an oscilloscope bandwidth of 20 MHz.



Figure 15. 10-V Output Voltage Ripple at Full Load







Figure 17. 5-V Output Voltage Ripple at Full Load

10-W Bias Supply for Brushless DC Applications With >75% Efficiency at Low Load Reference Design



### 6.4 Transient Waveforms

### 6.4.1 Transient Load Response

For Figure 18 to Figure 20,  $V_{IN} = 230$ -V AC, and the load transient goes from no load to full load. The output load is switched using electronic load. Also, the red trace is the output voltage, 20 V/div, AC coupling, and the green trace is the output current, 1 A/div.





Figure 18. Step Load at 10-V Output (0.1 to 0.75 A)

Figure 19. Step Load at 15-V Output (0 to 0.05 A)

NOTE: CH1 (15 V) 0.5 A/div, CH2 (10 V) 0.1 V/div, CH3 (5 V) 0.2 V/div



Figure 20. Step Load 5 V (0 to 0.05 A)

NOTE: CH1 (15 V) 0.1 A/div, CH2 (10 V) 0.1 V/div, CH3 (5 V) 0.2 V/div



### 6.5 Conducted Emissions

The conducted emission test of TIDA-00473 is done at full load condition.

### 6.5.1 TIDA-00473 Board With Resistive Load at Output

This test uses 230-V AC inputs with the full load connected to PSU with short leads. The conducted emissions in a pre-compliance test setup were compared against EN55022 class B limits and found to meet them Comfortably

The conducted emission test uses a pre-compliance meter as per the standard EN55022 class B limit. The test result shows that the board is passing the test with a good margin.

**NOTE:** The conduction emission results captured in Figure 21 are average and peak. The limits specified in the standard are average and quasi-peak.



Figure 21. Conducted Emissions as per EN55022 Class B



### 6.5.2 Conducted Emission Test Results of TIDA-00473 and TIDA-00472 (250-W BLDC Motor Drive) Boards Connected Together

The conducted emission test is done with TIDA-00472 and TIDA-00473 boards connected together. Figure 22 shows the test results, and the board passes the EN55022 class B limits with a good margin.



Figure 22. Conducted Emissions as per EN55022 Class B (TIDA-00473 and TIDA-00472 Connected Together)

### 6.6 Surge and EFT Test

Surge and EFT testing is done on the board as per EN55014. The test condition and test results are tabulated in Table 9.

| BASIC STANDARD             | PORT     | REQUIREMENTS FOR RESIDENTIAL,<br>COMMERCIAL AND LIGHT-INDUSTRIAL<br>ENVIRONMENTS | PERFORMANCE<br>CRITERION<br>REQUIRED | TEST RESULT                                 |
|----------------------------|----------|----------------------------------------------------------------------------------|--------------------------------------|---------------------------------------------|
| IEC/EN 61000-4-4:<br>EFT   | AC input | ±1 kV, 5 kHz                                                                     | B <sup>(1)</sup>                     | Passed with performance criterion $A^{(2)}$ |
| IEC/EN 61000-4-5:<br>Surge | AC input | ±2 kV line to earth,<br>±1 kV line to line                                       | В                                    | Passed with performance criterion A         |

 Table 9. Surge and EFT Test Result

(1) Temporary loss of function or degradation of performance, which ceases after the disturbance ceases

<sup>(2)</sup> Normal performance within limits specified by the design or manufacturer



### 6.7 Thermal Measurements

Thermal image of the board is captured at full load without any external cooling. The board runs for 15 minutes before capturing the thermal image.

Test setting 1: Input voltage: 90-V AC, input power: 10.4 W



Figure 23. Top Side Temperatures at 90-V AC, 10.4-W Input Power

| TEMPERATURE OBSERVED ON    | TEMPERATURE |
|----------------------------|-------------|
| Ambient                    | 22°C        |
| Flyback controller (U1)    | 65.5°C      |
| Transformer (T1)           | 43.9°C      |
| Output diode snubber (R12) | 46.1°C      |

Test Results



Test Results

www.ti.com



Figure 24. Top Side Temperatures at 230-V AC, 10.4-W Input Power

| TEMPERATURE OBSERVED ON    | TEMPERATURE |
|----------------------------|-------------|
| Ambient                    | 22.1°C      |
| Flyback controller (U1)    | 54.6°C      |
| Transformer (T1)           | 45.7°C      |
| Output diode snubber (R12) | 52.8°C      |

| Table 11. Temperature | at Different Points or | n Board at 230-V | AC. 10.4 W |
|-----------------------|------------------------|------------------|------------|
|                       |                        |                  |            |



### 7 Design Files

### 7.1 Schematics

To download the schematics, see the design files at TIDA-00473.



Figure 25. TIDA-00473 Schematic



### Design Files

# 7.2 Bill of Materials

To download the bill of materials (BOM), see the design files at TIDA-00473.

### Table 12. BOM

| QTY | REFERENCE       | PART DESCRIPTION                                                | MANUFACTURER        | MANUFACTURER<br>PARTNUMBER | NOTE       |
|-----|-----------------|-----------------------------------------------------------------|---------------------|----------------------------|------------|
| 1   | PCB1            | Printed Circuit Board                                           | Any                 | TIDA-00473                 | Fitted     |
| 2   | C1, C2          | CAP, AL, 10 µF, 400 V, +/- 20%, ohm, TH                         | Nichicon            | UCY2G100MPD1TD             | Not Fitted |
| 2   | C12, C16        | CAP, AL, 1000 µF, 25 V, +/- 20%, ohm, TH                        | Nichicon            | UPM1E102MHD6               | Fitted     |
| 1   | C3              | CAP, AL, 10 μF, 35 V, +/- 20%, TH                               | Nichicon            | UVR1V100MDD1TA             | Fitted     |
| 2   | C8, C15         | CAP, AL, 47 μF, 35 V, +/- 20%, TH                               | Nichicon            | UVZ1V470MDD                | Fitted     |
| 1   | C9              | CAP, AL, 470 µF, 10 V, +/- 20%, TH                              | Nichicon            | UPW1A471MPD                | Fitted     |
| 1   | C4              | CAP, CERM, 0.1 µF, 25 V, +/- 10%, X5R, 0603                     | AVX                 | 06033D104KAT2A             | Fitted     |
| 1   | C5              | CAP, CERM, 470 pF, 630 V, +/- 5%,<br>C0G/NP0, 1206              | ТДК                 | C3216C0G2J471J             | Fitted     |
| 3   | C6, C7, C13     | CAP, CERM, 0.1 µF, 50 V, +/- 5%, X7R, 0805                      | AVX                 | 08055C104JAT2A             | Fitted     |
| 1   | C10             | CAP, CERM, 1000 pF, 250 V, +/- 20%, E,<br>Radial Disc D10.5x7mm | ТDК                 | CS11-E2GA102MYNS           | Fitted     |
| 1   | C11             | CAP, CERM, 1000 pF, 500 V, +/- 10%, X7R, 1206_190               | Kemet               | C1206C102KCRACTU           | Fitted     |
| 1   | D1              | Diode, Switching-Bridge, 600 V, 1 A, TH                         | Diodes Inc.         | DF06M                      | Not Fitted |
| 1   | D2              | Diode, TVS, Uni, 170 V, 600 W, SMB                              | STMicroelectronics  | SMBJ170A-TR                | Not Fitted |
| 1   | D3              | Diode, Switching, 200 V, 0.2 A, SOD-123                         | Diodes Inc.         | BAV21W-7-F                 | Fitted     |
| 1   | D4              | Diode, Rectifier, 1000 V, 1 A, SMA                              | ON Semiconductor    | MRA4007T3G                 | Fitted     |
| 1   | D5              | Diode, Schottky, 1A, 200V                                       | Diodes              | DFLS1200                   | Fitted     |
| 1   | D6              | Diode, Superfast Rectifier, 100 V, 1 A, SMA                     | Diodes Inc.         | ES1B-13-F                  | Fitted     |
| 1   | D7              | Diode, Schottky, 100 V, 5 A, PowerDI5                           | Diodes Inc.         | PDS5100-13                 | Fitted     |
| 1   | D8              | LED, Blue, SMD                                                  | Wurth Elektronik    | 150060BS75000              | Optional   |
| 4   | H1, H4, H7, H10 | Bumpon, Hemisphere, 0.44 X 0.20, Clear                          | 3M                  | SJ-5303 (CLEAR)            | Fitted     |
| 4   | H3, H6, H9, H12 | Machine Screw, Round, #4-40 x 1/4, Nylon, Philips panhead       | B&F Fastener Supply | NY PMS 440 0025 PH         | Fitted     |
| 1   | J1              | Conn Term Block, 2POS, 5.08mm, TH                               | Phoenix Contact     | 1715721                    | Not Fitted |
| 1   | J2              | Header (Shrouded), 5.08 mm, 2x1, Tin, R/A, TH                   | Phoenix Contact     | 1757242                    | Fitted     |
| 1   | J6              | 43650-0213                                                      | Molex               | 43650-0213                 | Fitted     |
| 1   | J3              | Header, 2.54 mm, 3x1, Gold, TH                                  | Wurth Elektronik    | 61300311121                | Fitted     |



### Table 12. BOM (continued)

| QTY | REFERENCE                                        | PART DESCRIPTION                                                                                       | MANUFACTURER          | MANUFACTURER<br>PARTNUMBER | NOTE       |
|-----|--------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------|----------------------------|------------|
| 2   | L1, L2                                           | Inductor, Shielded Drum Core, Metal<br>Composite, 1 mH, 0.5 A, 1.7 ohm, TH                             | Wurth Elektronik      | 768772102                  | Not Fitted |
| 1   | Q1                                               | BCX 55-16 E6327                                                                                        | Infineon Technologies | BCX 55-16 E6327            | Fitted     |
| 1   | R15                                              | RES, 470, 1%, 0.1 W, 0603                                                                              | Vishay-Dale           | CRCW1206470RJNEA           | Fitted     |
| 1   | T1                                               | 750342999                                                                                              | Wurth Elektronik      | 750342999                  | Fitted     |
| 1   | ZD1                                              | BZV55C15                                                                                               | Microsemi             | BZV55C15                   | Fitted     |
| 2   | R1, R2,                                          | RES, 6.8 k, 5%, 0.25 W, 1206                                                                           | Vishay-Dale           | CRCW12066K80JNEA           | Not Fitted |
| 2   | R13, R16                                         | RES, 6.8 k, 5%, 0.25 W, 1206                                                                           | Vishay-Dale           | CRCW12066K80JNEA           | Optional   |
| 1   | R14                                              | RES, 0, 5%, 0.25 W, 1206                                                                               | Vishay-Dale           | CRCW12060000JNEA           | Not Fitted |
| 1   | R17                                              | RES, 1 k, 5%, 0.25 W, 1206                                                                             | Vishay-Dale           | CRCW12061K00JNEA           | Optional   |
| 1   | R6                                               | RES, 76.8 k, 1%, 0.1 W, 0603                                                                           | Vishay-Dale           | CRCW060376K8FKEA           | Fitted     |
| 1   | R3                                               | RES, 12, 1%, 0.1 W, 0603                                                                               | Vishay-Dale           | CRCW060312FKEA             | Fitted     |
| 1   | R4                                               | RES, 27 k, 1%, 0.1 W, 0603                                                                             | Vishay-Dale           | CRCW060327K00FKEA          | Fitted     |
| 1   | R7                                               | RES, 510 k, 1%, 0.1 W, 0603                                                                            | Vishay-Dale           | CRCW0603510K00FKEA         | Fitted     |
| 1   | R10                                              | RES, 1.6 k, 1%, 0.1 W, 0603                                                                            | Vishay-Dale           | CRCW06031K60FKEA           | Fitted     |
| 1   | R11                                              | RES, 3.6 k, 1%, 0.1 W, 0603                                                                            | Vishay-Dale           | CRCW06033K60FKEA           | Fitted     |
| 2   | R5, R9                                           | RES, 732, 5%, 0.25 W, 1206                                                                             | Vishay-Dale           | CRCW1206732RJNEA           | Fitted     |
| 1   | R8                                               | RES, 100 k, 1%, 0.25 W, 1206                                                                           | Vishay-Dale           | CRCW1206100KFKEA           | Fitted     |
| 1   | R12                                              | RES, 10, 5%, 0.25 W, 1206                                                                              | Vishay-Dale           | CRCW120610R0JNEA           | Fitted     |
| 9   | TP1, TP2, TP3, TP4, TP6,<br>TP7, TP8, TP11, TP12 | Test Point, Miniature, Red, TH                                                                         | Keystone              | 5000                       | Fitted     |
| 3   | TP5, TP9, TP10                                   | Test Point, Miniature, Black, TH                                                                       | Keystone              | 5001                       | Fitted     |
| 1   | U1                                               | High Voltage Flyback Switcher with Primary-<br>side Regulation and Constant-Current<br>Control, D0007A | Texas Instruments     | UCC28911D                  | Fitted     |



### 7.3 Layout Guidelines

A careful PCB layout is critical and extremely important in a fast-switching circuit to provide appropriate device operation and design robustness. As with all switching power supplies, attention to detail in the layout can save much time in troubleshooting later on.

### 7.3.1 Power Stage Specific Guidelines

The following are key guidelines for routing power stage components:

- Minimize the loop area and trace length of the power path circuits, which contain high frequency switching currents. This will help in reducing EMI and improve converter overall performance.
- Keep the switch node as short as possible. A short and optimal trace width helps to reduce induced ringing caused by parasitic inductance.
- Keep traces with high dV/dt potential and high di/dt capability away from or shielded from sensitive signal traces, with adequate clearance and ground shielding.
- For each power supply stage, keep power ground and control ground separately. Tie them together (if they are electrically connected) in one point near DC input return or output return of the given stage correspondingly.
- When multiple capacitors are used in parallel for current sharing, keep the layout symmetrical across both leads of the capacitors. If the layout is not identical, the capacitor with the lower series trace impedance will see higher peak currents and become hotter (i2R).
- Place protection devices such as TVS, snubbers, capacitors, or diodes physically close to the device they are intended to protect, and route with short traces to reduce inductance.
- Choose the width of PCB traces based on acceptable temperature rise at the rated current as per IPC2152 as well as acceptable DC and AC impedances. Also, the traces should withstand the fault currents (such as short circuit current) before the activation of electronic protection such as fuse or circuit breaker.
- Determine the distances between various traces of the circuit according to the requirements of applicable standards. For this design, UL 60950-1 safety standard is followed to maintain the creepage and clearance from live line to neutral line and to safety ground.
- Adapt thermal management to fit the end-equipment requirements.

### 7.3.2 Controller Specific Guidelines

The following are key guidelines for routing of controller components and signal circuits:

- The optimum placement of decoupling capacitor is closest to the VCC and GND terminals of the device. Take care when minimizing the loop area formed by the bypass capacitor connection and the GND terminal of the IC.
- The reference ground for the control devices, a low current signal ground (SGND), should be a copper plane or island.
- Locate all controller support components at specific signal pins (VS and IPK) close to their connection pin. Connect the other end of the component to the SGND with shortest trace length.
- The trace routing for the voltage sensing and current sensing circuit components to the device should be as short as possible to reduce parasitic effects on the current limit and current/voltage monitoring accuracy. These traces should not have any coupling to switching signals on the board.
- Connect the SGND plane to high current ground (main power ground) at a single point that is at the negative terminal of DC IO capacitor respectively.

### 7.3.3 Layout Plots

To download the layer plots, see the design files at TIDA-00473.



### 7.4 Altium Project

To download the Altium project files, see the design files at <u>TIDA-00473</u>.

### 7.5 Gerber Files

To download the Gerber files, see the design files at TIDA-00473.

### 7.6 Assembly Drawings

To download the assembly drawings, see the design files at <u>TIDA-00473</u>.

### 7.7 Design Calculator Spreadsheet

To download the design spreadsheet calculator for this reference design, see the link at TIDA-00473.



### References

### 8 References

- 1. Texas Instruments, UCC28910, UCC28911 High-Voltage Flyback Switcher with Primary-Side Regulation and Output Current Control, UCC28911 Datasheet (SLUS769)
- Texas Instruments, Using the UCC28911EVM-718 7.5W Universal Off-Line Flyback Converter with Primary-Side Regulation, UCC28911 User's Guide (<u>SLUUBA1</u>)

# 9 Terminology

TI Glossary: This glossary lists and explains terms, acronyms, and definitions (SLYZ022).

Specific terms used in the document:

- PWM— Pulse width modulation
- FETs, MOSFETs—Metal oxide semiconductor field-effect transistor
- ESD— Electrostatic discharge
- **RMS** Root mean square
- BLDC— Brushless DC motor

Capacitance terms in Farads:

- **C**<sub>BULK</sub>— Total input capacitance
- $\mathbf{C}_{\mathsf{VDD}}$  Capacitance on the VDD terminal
- Cour- Output capacitance

Duty cycle terms:

**D**<sub>MAX</sub>— MOSFET on-time maximum duty cycle

Frequency terms in Hertz:

- f<sub>LINE</sub>— Minimum line frequency
- $f_{\text{TARGET(MAX)}}$  Target full-load maximum switching frequency of the converter
- $f_{MIN}$  Minimum switching frequency of the converter, add 15% margin over the fSW(min) limit of the device
- $f_{SW(MIN)}$  Minimum switching frequency

Current terms in Amperes:

 $\mathbf{I}_{occ}\mathbf{--}$  Converter output current target when operating in constant current mode

 $I_{D_{PK(MAX)}}$  — Maximum transformer primary current peak

 $I_{TRAN}$ — Required positive load-step current

 $\boldsymbol{I}_{\text{RUN}}$  — Maximum current consumption of the device

 $I_{VSLRUN}$ — VS terminal run current



Current and voltage scaling terms:

K<sub>AM</sub>— Maximum-to-minimum peak-primary current ratio

Transformer terms:

- L<sub>P</sub>— Transformer primary inductance
- N<sub>PA</sub>— Transformer primary-to-auxiliary turns ratio
- N<sub>PS</sub>— Transformer primary-to-secondary turns ratio

Power terms in Watts:

- P<sub>IN</sub>— Converter maximum input power
- Pour- Full-load output power of the converter

Resistance terms in Ohms:

R<sub>IPK</sub>— primary current programming resistance

 $R_{PRL}$ — Preload resistance on the output of the converter

Timing terms in seconds:

 $t_{DMAG(MIN)}$  — Minimum secondary rectifier conduction time

ton(MIN) - Minimum MOSFET on time

Voltage terms in Volts:

 $V_{\text{BULK}}$ — Highest bulk capacitor voltage for stand-by power measurement

V<sub>DSPK</sub>— Peak MOSFET drain-to-source voltage at high line

V<sub>F</sub>— Secondary rectifier, DOUT, forward voltage drop at near-zero current

V<sub>VDD</sub>— Voltage value on VDD terminal

Vocc- Target lowest converter output voltage in constant-current regulation

 $\Delta V_{UVLO}$  VDD<sub>ON</sub> - VDD<sub>OFF</sub>

AC voltage terms in V<sub>RMS</sub>:

VIN(MAX) - Maximum AC input voltage to the converter

VIN(MIN) - Minimum AC input voltage to the converter

Efficiency terms:

**η**— Converter overall efficiency



### 10 About the Author

**YUAN "JASON" TAO** is a Systems Engineer at Texas Instruments, where he is responsible for developing reference design solutions for the industrial segment. Yuan brings to this role his extensive experience in power electronics, high frequency DC-DC converter, and analog circuit design. Yuan earned his Master of IC Design and Manufacture degree from Shanghai Jiao Tong University in 2007.



Page

# **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changed title | 1 |
|---------------|---|
|---------------|---|

### **IMPORTANT NOTICE FOR TI REFERENCE DESIGNS**

Texas Instruments Incorporated ('TI') reference designs are solely intended to assist designers ("Designer(s)") who are developing systems that incorporate TI products. TI has not conducted any testing other than that specifically described in the published documentation for a particular reference design.

TI's provision of reference designs and any other technical, applications or design advice, quality characterization, reliability data or other information or services does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such reference designs or other items.

TI reserves the right to make corrections, enhancements, improvements and other changes to its reference designs and other items.

Designer understands and agrees that Designer remains responsible for using its independent analysis, evaluation and judgment in designing Designer's systems and products, and has full and exclusive responsibility to assure the safety of its products and compliance of its products (and of all TI products used in or for such Designer's products) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to its applications, it has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any systems that include TI products, Designer will thoroughly test such systems and the functionality of such TI products as used in such systems. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equivalent classifications outside the U.S.

Designers are authorized to use, copy and modify any individual TI reference design only in connection with the development of end products that include the TI product(s) identified in that reference design. HOWEVER, NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of the reference design or other items described above may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI REFERENCE DESIGNS AND OTHER ITEMS DESCRIBED ABOVE ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNERS AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS AS DESCRIBED IN A TI REFERENCE DESIGN OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

TI's standard terms of sale for semiconductor products (<u>http://www.ti.com/sc/docs/stdterms.htm</u>) apply to the sale of packaged integrated circuit products. Additional terms may apply to the use or sale of other types of TI products and services.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated