**TI Designs**

*24-V<sub>AC</sub> Power Stage With Wide V<sub>IN</sub> Converter and Battery Backup Reference Design for Smart Thermostat*

### Description

This TI Design provides a low BOM cost, high-efficiency power stage solution for smart thermostats, and other gateway building automation end equipment. This power stage takes a 24-V<sub>AC</sub> input and produces a 5-V and 3.3-V output rail, which can power additional point-of-load converters if added. The design provides LiPo battery charging and seamless switching to battery power during a 24-V<sub>AC</sub> brownout. The power-path capability provides battery power assistance allowing system load transient to exceed the current limit of the 24-V<sub>AC</sub> to DC system, allowing a lower cost wide V<sub>IN</sub> buck to be used.

### Features

- 24-V<sub>AC</sub> or USB to 3.3-V Power Rail
- Battery Backup
- Independent Battery Charging and Load Path
- Dynamic Power Path and Battery Power Assist
- High Efficiency Over Entire Load Current Range
- USB Overcurrent Compliant
- Discrete Solution

### Applications

- Thermostat
- Video Doorbell
- Wireless Video Surveillance
- Gateway

---

**Resources**

- **TIDA-01358** Design Folder
- **LM5166** Product Folder
- **bq24072** Product Folder
- **TLV62080** Product Folder
- **TPS27081A** Product Folder
- **LM2903** Product Folder
- **TPD2E2U06** Product Folder
- **TPD1E10B06** Product Folder

---

**ASK Our E2E Experts**
1 System Overview

1.1 System Description

A typical home uses a 24-V_{AC} system to power the HVAC system. Thermostats, as well as many other home automation equipment, use this 24-V_{AC} for power. Therefore, a power stage is needed to rectify the 24-V_{AC} and supply a DC voltage at the levels required by the thermostats internal components. Low cost is typically a priority for thermostat designs as board space is often plentiful enough to avoid small-footprint, high-cost parts. For thermostats implementing a chargeable battery backup system, high efficiency also becomes a priority to allow a smaller, and therefore lower cost, battery to be used. The TIDA-01358 focuses on these priorities and can be easily adjusted to meet specific needs.

In addition to the 24-V_{AC} and battery backup, this TI Design allows a USB power supply to be used for charging and powering the system. Having two supply options, 24 V_{AC} and USB, requires an ORing device. ORing and power mux devices can be high in cost and therefore are avoided by designers; this TI Design provides a discrete based ORing solution that cuts costs significantly over fully featured integrated solutions. If a USB is not desired, device can be removed with very minimal changes to the design.

The 24 V_{AC} is rectified and stepped down to a 5-V rail using an ultra-low I_Q, wide V_{IN}, 500-mA buck converter. The wide V_{IN} of the buck converter helps handle transients, thus eliminating the need for a TVS diode and other protection circuitry. Smaller capacitors may be used as the input voltage ripple can be higher when using a wide V_{IN} buck.

The TIDA-01358 uses a battery management device that allows independent current paths and monitoring for system power and battery charging. This device increases the cycle life of the battery. This TI Design features a seamless transition to battery power should the main supply fail, as well as battery power assist should the load requirement surpass the main supply's rating. A very efficient, low cost, and low BOM count buck converter is used to step down the battery management voltage to 3.3 V for use by the general system. Both DC-DC buck converters in this design feature low-load power saving feature to provide high efficiency even at light loads.

1.2 Key System Specifications

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SPECIFICATIONS</th>
<th>NOTES</th>
</tr>
</thead>
<tbody>
<tr>
<td>Target application</td>
<td>Thermostat, gateway building automation</td>
<td></td>
</tr>
<tr>
<td>Main Input power source</td>
<td>20 V_{AC}</td>
<td></td>
</tr>
<tr>
<td>Secondary input power source</td>
<td>USB</td>
<td></td>
</tr>
<tr>
<td>LM5166 (RectOut to LMOut) efficiency</td>
<td>87.0%</td>
<td>160-mA output</td>
</tr>
<tr>
<td>TLV62080 (Battery to 3.3 V) efficiency</td>
<td>96.6%</td>
<td>160-mA output</td>
</tr>
<tr>
<td>LM5166 load regulation</td>
<td>1.41%</td>
<td>160-mA nominal output current and 24-V_{AC} nominal input voltage</td>
</tr>
<tr>
<td>TLV62080 load regulation</td>
<td>0.12%</td>
<td>160-mA nominal output current and nominal 3.7-V battery input</td>
</tr>
<tr>
<td>LM5166 max output current</td>
<td>500 mA</td>
<td>5-V bus</td>
</tr>
<tr>
<td>TLV62080 max output current</td>
<td>1 A</td>
<td>3.3-V bus</td>
</tr>
<tr>
<td>Working environment</td>
<td>Indoor</td>
<td></td>
</tr>
<tr>
<td>Form factor</td>
<td>52.324×64.262-mm rectangular PCB</td>
<td></td>
</tr>
</tbody>
</table>
1.4  **Highlighted Products**

Key features for selecting the devices for this reference design are highlighted in the following subsections. Find the complete details of the highlighted devices in their respective product datasheets.

1.4.1  **LM5166**

The LM5166 regulator is an easy-to-use synchronous buck DC/DC converter that operates from a 3.0- to 65-V supply voltage. The device is intended for step-down conversions from 5-V, 12-V, 24-V, and 48-V unregulated, semi-regulated and fully-regulated supply rails. With integrated high-side and low-side power MOSFETs, the LM5166 delivers up to 500-mA DC load current with exceptional efficiency and ultra-low input quiescent current in a very small solution size.

Designed for simple implementation, a choice of operating modes offers flexibility to optimize its usage according to the target application. Fixed-frequency, constant on-time (COT) operation with discontinuous conduction mode (DCM) at light loads is ideal for low-noise, high current, fast transient load requirements. Alternatively, pulse frequency modulation (PFM) mode achieves ultra-high, light-load efficiency performance. Control loop compensation is not required with either operating mode, reducing design time and external component count.

The LM5166 incorporates other features for comprehensive system requirements, including an open-drain Power Good circuit for power-rail sequencing and fault reporting, internally-fixed or externally-adjustable soft-start, monotonic startup into pre-biased loads, precision enable with customizable hysteresis for programmable line undervoltage lockout (UVLO), and thermal shutdown with automatic recovery. These features enable a flexible and easy-to-use platform for a wide range of applications. The pin arrangement is designed for simple and optimized PCB layout, requiring only a few external components.

The high-side p-channel MOSFET buck switch operates at 100% duty cycle in low dropout voltage conditions and does not require a bootstrap capacitor for gate drive.

In the TIDA-01358, the LM5166 serves to step down the rectified voltage from the 24-V\textsubscript{AC} system to 5 V\textsubscript{DC} for use by battery management system.
1.4.2 bq24072

The bq2407x series of devices are integrated Li-Ion sources linear chargers and system power path management devices targeted at space-limited portable applications. The devices operate from either a USB port or an AC adapter and support charge currents up to 1.5 A. The input voltage range with input overvoltage protection supports unregulated adapters. The USB input current limit accuracy and start up sequence allow the bq2407x to meet USB-IF inrush current specifications. Additionally, the input dynamic power management ($V_{IN-DPM}$) prevents the charger from crashing incorrectly configured USB wall adapters sources.

The bq2407x features dynamic power path management (DPPM) that powers the system while simultaneously and independently charging the battery. The DPPM circuit reduces the charge current when the input current limit causes the system output to fall to the DPPM threshold; thus, supplying the system load at all times while monitoring the charge current separately. This feature reduces the number of charge and discharge cycles on the battery, allows for proper charge termination and enables the system to run with a defective or absent battery pack.

1.4.3 TLV62080

The TLV6208x device focuses on high-efficiency step-down conversion over a wide output current range. At medium to heavy loads, the TLV6208x converter operates in PWM mode and automatically enters power save mode operation at light-load currents to maintain high efficiency over the entire load current range.

The TLV62080 synchronous switched-mode converters are based on DCS-Control™. DCS-Control is an advanced regulation topology that combines the advantages of hysteresis and voltage mode control.

Features:
- 2.5- to 5.5-V input voltage range
- 100% duty cycle for lowest dropout
- Power good output
- Power save mode for light load efficiency
- DCS-Control architecture for fast transient regulation

1.4.4 TPS27081A

The TPS27081A device is a high-side load switch that integrates a Power PFET and a Control NFET in a small package. The TPS27081A device is capable of handing up to 8 V and 3 A. To reduce voltage drop for low voltage and high current rails, the device implements an ultra-low resistance P-channel MOSFET, which reduces the dropout voltage through the device.

In the TIDA-01358, the TPS27081A device is used in conjunction with the LM2903 in a low-cost power ORing circuit to switch between the USB source and the LM5166 source.

![Figure 2. TPS27081A Basic Schematic](image-url)
1.4.5 **LM2903**

The LM2903 consists of two independent voltage comparators that are designed to operate from a single power supply over a wide range of voltages. This standard device has proven ubiquity and versatility across a wide range of applications. This is due to very wide supply voltages range (2 to 36 V), low \( I \) and fast response of the devices.

The open-drain output allows the user to configure the output's logic low voltage (VOL) and can be used to enable the comparator to be used in AND functionality.

Features:

- Low output saturation voltage
- Maximum rating: 2 to 36 V
- Low input bias current: 25 nA (typical)
- Common-mode input voltage range includes ground

The LM2903 is used as the logic for the power ORing circuit in the TIDA-01358.

1.4.6 **TPD2E2U06**

The TPD2E2U06 is a dual-channel low capacitance TVS diode electrostatic discharge (ESD) protection device. The device offers ±25-kV contact and ±30-kV air-gap ESD protection in accordance with the IEC 61000-4-2 standard. The 1.5-pF line capacitance of the TPD2E2U06 makes the device suitable for a wide range of applications. Typical application interfaces are USB 2.0, LVDS, and \( \text{I}^2\text{C} \).

Features:

- 5.5-A peak pulse current (8/29-µs pulse)
- Ultra-low leakage current 10 nA (max)
- Low ESD clamping voltage
- DC breakdown voltage 6.5 V (min)

The TPD2E2U06 is used on the USB communicated lines in the TIDA-01358.

1.4.7 **TPD1E10B06**

The TPD1E10B06 device is a single-channel 1 ESD transient voltage suppression (TVS) diode in a small 0402 package. This TVS protection product offers ±30-kV contact ESD, ±30-kV IEC air-gap protection, and has an ESD clamp circuit with a back-to-back TVS diode for bipolar or bidirectional signal support. The 12-pF line capacitance of this ESD protection diode is suitable for a wide range of applications supporting data rates up to 400 Mbps. The 0402 package is an industry standard and is convenient for component placement in space-saving applications.

Typical applications of this ESD protection product are circuit protection for audio lines (microphone, earphone, and speakerphone), SD interfacing, keypad or other buttons, VBUS pin and ID pin of USB ports, and general-purpose I/O ports. This ESD clamp is good for the protection of the end equipment like ebooks, tablets, remote controllers, wearables, set-top boxes, and electronic point of sale equipment.

The TPD1E10B06 is used to protect the USB VBUS pin on the TIDA-01358.
2 System Design Theory

The TIDA-01358 provides the main power stages needed for building automation electronics that are primarily powered from the 24-V\textsubscript{AC} system used in typical homes. This TI Design presents a system solution that is modular in design, allowing system designers to easily modify the design if necessary to more closely match their product's specifications.

Cost reduction is a priority in this TI Design. Efficiency, particularly when using the battery backup, and heat loss are taken into consideration as well. To keep costs low, avoiding an over engineered system is required. The discrete nature of the TIDA-01358 allows designers to easily remove features they do not need, or easily add features and power rails that are required for their specific application.

This section outlines the theory and design considerations used to develop and design the TIDA-01358.

2.1 24-V\textsubscript{AC} to DC Rectification

A full-bridge rectifier is used for DC rectification. To prevent a significantly large inrush current during initial connection of 24-V\textsubscript{AC}, a soft-start circuit is implemented.

The schematic shown in Figure 3 shows the rectification and soft-start process. C1, C2, and C3 function as high frequency bypass capacitors. R1, R2, C4, and C5 provide the soft-start time constant for the gate of the N-channel MOSFET (T1). Q1 has a gate threshold voltage range of 1.0 to 2.5 V and a 92-m\textOmega\textsubscript{DS(on)max} at V\textsubscript{GS} = 10 V. The values of R\textsubscript{2} and R\textsubscript{3} are chosen to voltage divide a maximum of 42 V (the peak of the 24-V\textsubscript{AC} at the high end of its tolerance) down to approximately 10 V once steady state has been reached. Calculating R\textsubscript{2} and R\textsubscript{3} is shown in Equation 1:

\[
42 \text{ V} \left(\frac{R_2}{R_2 + R_3}\right) = 42 \text{ V} \left(\frac{150 \text{ k}\Omega}{150 \text{ k}\Omega + 453 \text{ k}\Omega}\right) = 10.4 \text{ V}
\]

Equation 1

Z1 is used as a protective device for the MOSFET gate. R4 is used to provide an initial current path while T1 is still open. The use of R4 prevents significantly differing soft-start times due to variances in the 24-V\textsubscript{AC} transformer and Q1’s gate threshold voltage. The resulting circuit provides a relatively consistent soft-start time regardless of the 24-V\textsubscript{AC} source variances.

C6 and C7 function as the rectifier’s smoothing capacitors. The TIDA-01358 has a maximum power output of 3.3 W. The output ripple will be a function of the load current. TINA-TI\textsuperscript{TM} simulation shows a maximum worst case ripple of 11.7 V. This maximum assumes 4.3 W is required at the input to produce 3.3 W at the output and occurs when the 24-V\textsubscript{AC} transformer is at the low-voltage edge of its tolerance and the output power of the 3.3-V rail is outputting its maximum current of 1 A. That worst case condition is typically unlikely to occur depending on application; a more reasonable use case of a 100-mA output from the 3.3-V rail and a nominal 24-V\textsubscript{AC} transformer provides a rectification ripple of approximately 1.4 V. These ripple voltages must be checked in each application it is used. Even at the worse case scenario as previously outlined, the LM5166 buck converter is capable of handling those ripple voltages and voltage ranges.
Figure 4 shows a simulation example of the schematic detailed in Figure 3 under an input power of approximately 750 mW. The time from applied input power to the rectifier's output reaching steady-state is approximately 300 ms.
2.2 5-V Rails

This section provides detail on both the LM5166 wide $V_{\text{IN}}$ buck that converts the rectified 24 $V_{\text{AC}}$ to 5 V as well as the USB 5-V rail.

2.2.1 LM5166 Voltage Rail

The LM5166 is the optimal choice of device for this design. The device has a very wide input voltage range (3 to 65 V), yet it allows 500-mA loads and does so in a small package. It has an extremely low no-load quiescent current and high efficiency at light loads.

The LM5166 is used to convert the rectified 24-$V_{\text{AC}}$ source to 5 $V_{\text{DC}}$ and is used as the primary source of power in the TIDA-01358.

Figure 5. LM5166 Implementation

The TIDA-01358 uses the COT type III (COT III) method of the LM5166 to reduce the amount of output noise and ripple. Depending on the application, COT I, COT II, or PFM can be used to further reduce costs or quiescent current. However, a lower ripple will be more ideal for devices uses wireless technologies and systems needing reduced switching noise. To program the LM5166 to operate in COT mode, a resistor, $R_5$, is connected between the RT and GND pins. The value of $R_5$ determines the switching frequency of the device per Equation 2. A low switching frequency of approximately 130 kHz will provide a higher efficiency.

$$R_5 = R_{\text{RT}} \left( k\Omega \right) = \frac{V_{\text{OUT}} \left( V \right)}{f_{\text{sw}} \left( \text{kHz} \right)} \times \frac{10^4}{1.75} = \frac{5.0 \text{ V}}{130 \text{ kHz}} \times \frac{10^4}{1.75} = 226 \text{ k\Omega}$$

(2)

The COT III ripple method uses a ripple injection circuit with $R_{21}$, $C_{18}$, and the switch node (SW) voltage to generate a triangular ramp. This triangular ramp is then AC-coupled into the feedback node (FB) with the capacitor $C_{20}$. Because this circuit does not use the output voltage ripple, it is suited for applications where low output voltage ripple is critical. Application note AN-1481[4] provides additional details on this strategy.

Datasheet recommendation for $R_{23}$ is 10 to 100 $k\Omega$ for most applications. Higher resistance values are more susceptible to noise and therefore require a more careful PCB layout. In the TIDA-01358, $R_{23}$ is chosen to be 100 $k\Omega$ and $R_{22}$ is calculated using Equation 3. A value of 309 $k\Omega$ is conservatively chosen for $R_{22}$. Equation 4, Equation 5, and Equation 6 provide the value boundaries of $C_{18}$, $C_{20}$, and $R_{23}$. To stay within the calculated boundaries, 3300 pF is chosen for $C_{18}$, 475 k$\Omega$ for $R_{22}$, and 100 pF for $C_{20}$.

$$R_{22} = \frac{1.223 \text{ V}}{V_{\text{OUT}} - 1.223 \text{ V}} \times R_{23} = \frac{1.223 \text{ V}}{5 - 1.223 \text{ V}} \times 100 \text{ k\Omega} = 333 \text{ k\Omega}$$

(3)

$$C_{18} \geq \frac{5}{f_{\text{sw}} \times \left( R_{22} \parallel R_{23} \right)} \Rightarrow C_{18} \geq \frac{5}{138 \text{ kHz} \times \left( \frac{309 \text{ k\Omega} \times 100 \text{ k\Omega}}{309 \text{ k\Omega} + 100 \text{ k\Omega}} \right)} \Rightarrow C_{18} \geq 480 \text{ pF}$$

(4)
2.2.2 USB Power Input

Like the LM5166, the USB power input is capable of powering the entire system. The USB can serve as a backup power source, be used for debugging other aspects of the product’s systems, or be used to charge the battery should the main 24 VAC not be available. The TIDA-01358 does not supply power to USB; it only sinks power from a USB host. ESD and overvoltage protection are included as shown in Figure 6.

This TI Design uses USB 2.0, and therefore assumes the max current that can pulled from a USB host is 500 mA. USB 2.0 specification allows a tolerance of 5% from the nominal 5 V, thereby giving a host voltage range of 4.75 to 5.25 V. Furthermore, USB 2.0 specification also allows the worst case voltage drop across all cables and connectors to bring the total voltage at load to 4.35 V. The TIDA-01358 is designed to accommodate USB 2.0 at its worst case specification.
R_{29} and C_{21} provide a snubber circuit to the USB Vbus, reducing the overshoot and ringing caused by the cable inductance and capacitive load resonance. The snubber circuit must be tuned for each system design; therefore, the snubber component values used in the TIDA-01358 must be tested when designed into a new system and the values must be changed appropriately. The ORing circuit used in this TI Design has a maximum input voltage rating of 8 V, so the USB voltage must remain below that threshold and within USB specifications.

As shown in Figure 7, U3 and U4 are TPS27081A chips, each containing an N-channel and P-channel MOSFET. U7, the LM2903, provides the basic logic necessary to accomplish the ORing. This ORing solution prioritizes one source over another should both sources be available simultaneously. Net “LMOut” is connected to the 5-V output rail of the LM5166 while “USBIn” is connected to the USB power bus.

Figure 6. USB Implementation

2.3 Power Source ORing

The ORing section of the TIDA-01358 is designed to reduce costs while still allowing full system functionality from a USB power rail providing as little as 4.35 V.

A simple two-diode ORing configuration is not possible due to the voltage drop of forward biased diodes. The bq24072 battery management system used in this TI Design recommends a minimum of 4.35 V. USB 2.0 specifications allow the USB power bus to drop to 4.35 V at load. Therefore, there is virtually no margin available and thus basic diode oring cannot be used. A fully integrated power muxing chip is an option, though the costs are significantly higher and is thus avoided in this design. The ORing solution used in the TIDA-01358 uses two integrated N-FET/P-FET pairs and a basic comparator to accomplish power muxing capability at a significantly lower cost than a fully integrated solution.

Figure 7. Power ORing Schematic
2.3.1 LMOut (LM5166) Priority

The 24-V<sub>AC</sub> power, and consequently the LM5166 5-V rail, is considered the main power source for this system and should be prioritized above USB power or battery backup power. The ORing solution in this TI Design is designed to prioritize one source over another—in this case, the LM5166 over USB.

Figure 8 provides a visual overview of the functionality when the LM5166 is providing 5 V. The gate of the U3-N is pulled up through R7 to LMOut, thereby turning U3-N on and forcing the drain of the U3-N to GND. The drain of the U3-N is shorted to the gate of the U4-N. As a result, anytime U3-N is on, U4-N is off. U3-P is then turned on due to its gate being pulled to GND, and U4-P is turned off due to its gate being pulled up through R9. LMOut is then passed to the load.

The comparator's surrounding resistor values are chosen to ensure the non-inverting terminal will be higher than the inverting terminal if LMOut is supplying 5 V, resulting in the comparator's output being Hi-Z and thus having virtually no effect on the circuit. This setup allows the LM5166 to dominate the ORing circuit over USB should the USB be plugged in when the LM5166 is already supplying power.

2.3.2 USB While 24 V<sub>AC</sub> is Absent

Figure 9 provides the visual overview of the ORing process when the USB is present and the 24-V<sub>AC</sub> power line is absent. In this scenario, the comparator is most needed.

When Net "LMOut" is absent and "USBIn" is 4.35 to 5.25 V, the inverting input to the comparator becomes greater than the non-inverting input and the comparator drives the output terminal low, thereby turning off U3-N. With U3-N turned off, "USBIn" drives the gate of U4-N and the gate of U3-P high, turning off U3-P and turning on U4-N. U4-P will turn on as a result, and the USB voltage will be passed to the load.

Figure 8. LM5166 Supplied Power ORing

Figure 9. USB Supplied Power ORing
2.3.3 Comparator Design and Calculations

The comparator's primary function is to provide the system an active method to drive the U3 fets off. When both sources are available, the comparator ensures that the U3 fets will not latch should LMOut become unexpectedly unavailable (that is, 24-V<sub>AC</sub> power is unplugged). The comparator also prevents a voltage spike due to the drain-to-source capacitance from latching the U3 fets on when USB is initially plugged in. Hysteresis is used on the comparator to ensure the device does not oscillate about the threshold voltage and ensures the U3 fets are turned fully off when switching to USB power.

The resistors chosen must ensure that when LMOut is present (for example, 5 V in the TIDA-01358), the USBIn required to drive the comparator low exceeds the maximum possible USB voltage use case. USB 2.0 specifications allow the power bus to reach a maximum of 5.25 V; therefore, the USBIn required to drive the comparator low must be larger than 5.25 V to ensure the condition never becomes true during operation. When the comparator output is High-Z, R<sub>26</sub> is virtually in parallel with R<sub>28</sub> thus raising the non-inverting terminal of comparator, requiring a higher USB voltage to drive the comparator's output low. The equivalent resistance of R<sub>26</sub> in parallel with R<sub>28</sub> is:

\[ R_{eqH} = \frac{20 \, k\Omega \times 200 \, k\Omega}{20 \, k\Omega + 200 \, k\Omega} = 18.18 \, k\Omega \]  

(12)

Given LMOut is 5 V, the non-inverting input is calculated with a basic voltage divider:

\[ IN + LR = LMOut \times \frac{R_{27}}{R_{27} + R_{eqH}} = 5 \times \frac{22.1 \, k\Omega}{22.1 \, k\Omega + 18.18 \, k\Omega} = 2.74 \, V \]  

(13)

Therefore, the inverting terminal must exceed 2.74 V. Because R<sub>24</sub> and R<sub>25</sub> are of equal resistance, 20 kΩ, the required USBIn to drive the comparator low is twice the required inverting terminal.

\[ USBIn_{LR} = 2 \times IN + LR = 2 \times 2.74 \, V = 5.48 \, V \]  

(14)

Because 5.48 V is higher than the maximum USB specification, the comparator cannot be driven low by a USB plug if the LM5166 is already supplying power.

To account for the opposite scenario, USB was initially present and 24 V<sub>AC</sub> was subsequently provided, the same threshold calculations must be performed for when the comparator's output was initially low. This scenario is unlikely to occur in the specific end products this TI Design targets; however, such a scenario is planned for regardless.

When the USB is present with LMOut absent, the comparator output is low (see Section 2.3.2). Therefore, R<sub>28</sub> is virtually in parallel with R<sub>27</sub> providing an equivalent resistance:

\[ R_{eqL} = \frac{22.1 \, k\Omega \times 200 \, k\Omega}{22.1 \, k\Omega + 200 \, k\Omega} = 19.9 \, k\Omega \]  

(15)

Given USBIn is at nominal 5 V, and thus the inverting terminal is 2.5 V through the voltage divider of R<sub>24</sub> and R<sub>25</sub>, the required LMOut needed to produce a non-inverting terminal voltage greater than 2.5 V is calculated in Equation 16.

\[ LMOut_{HZR} = IN - \left( \frac{R_{eqL} \times R_{26}}{R_{eqL}} \right) = 2.5 \times \left( \frac{19.9 \, k\Omega + 20 \, k\Omega}{19.9 \, k\Omega} \right) = 5.01 \, V \]  

(16)

The voltage drop across a USB cable during current draw is significant enough to assume that USBIn will not sit at the nominal 5 V, nor the maximum 5.25 V, at the ORing input. Therefore, the 5 V of the LM5166 will dominate the ORing circuit should the USB be 5 V or less.
2.4 Battery Management

Battery charging and power path management are performed by the bq24072 in the TIDA-01358. The bq24072 provides a low-cost solution that features independent battery charging and load paths through its power path capability without the need for any external FETs. The device can monitor battery temperature through a dedicated pin, ensures USB compliant inrush current and current limits, and provides PGOOD and charge signals.

The bq24072 is a single-power input device and was specifically chosen over dual-input devices due to cost. The bq24072 and ORing detailed in Section 2.3 provide the same functionality as a fully integrated dual-input device but at a lower cost. The TIDA-01358 is designed with an understanding that end products may have different requirements and that ease of design changes to fit individual systems is necessary. If the end product does not use USB (or a secondary power source in general), the ORing solution and the USB related components detailed in Section 2.2.2 can be eliminated and the single input of the bq24072 can be used for an even lower cost solution. In such a scenario, a dual-input battery management IC would be over-engineered for the application and would incur unnecessary costs or significant design changes. For those reasons, the bq24072 was chosen as the ideal low-cost solution.

The bq24072 features power path capability, allowing the battery to supplement the main power source to meet high load demands. This feature allows the use of a smaller main power source, thus reducing costs further.

Figure 10 displays the setup and components chosen for the TIDA-01358. The bq24072 has a minimum recommended input voltage of 4.35 V, V_{OVP} of 6.6 V, and a maximum absolute input voltage of 28 V. The device charges the battery up to 4.2 V (V_{BAT(REG)}). The output is regulated to 200 mV above V_{BAT(REG)}.

![Figure 10. Battery Management Implementation](image)

A small input cap (C6) is chosen as USB 2.0 specifications requires less than 10 µF to be hard started. The bq24072 datasheet recommends between 1 and 10 µF of the input capacitance. A 4.7-µF battery input capacitor (C7) was chosen per datasheet recommendation. The output capacitor (C8) of 4.7 µF is the minimum recommended value per the datasheet.

To comply with USB 2.0 specifications, the input current must be limited to 500 mA. The EN1, EN2, and ILIM pins of the bq24072 allow a programmable current limit. As per datasheet, EN1 is set HIGH and EN2 is set LOW to program a 500-mA current limit. ILIM must not be left floating, as doing so would disable charging, so the ILIM is set to provide a higher current limit (536 mA) than the EN1/EN2 pins, which allows the EN1/EN2 current limit to be the dominant, more conservative limit. Equation 17 shows the calculation used in the TIDA-01358 for R_{31}.

NOTE: K_{ILIM} is a datasheet provided value for current limits above 500 mA.

\[
R_{31} = R_{ILIM} = \frac{K_{ILIM}}{I_{IN(MAX)}} = \frac{1610 \, \text{A} \Omega}{536 \, \text{mA}} = 3 \, \text{k}\Omega
\]  

(17)
R₃₀ is connected to the ISET pin and determines the battery’s fast charge current level (I(CHG) shown in Figure 11. The calculation for R₃₀ in this TI Design is shown in Equation 18. However, the fast charge current must be chosen depending on the battery specifications used in the end product.

\[
R_{30} = R_{\text{ISET}} = \frac{K_{\text{ISET}}}{I_{\text{O(CHG)}}} = \frac{890 \ \text{A}Ω}{300 \ \text{mA}} \approx 3 \text{ kΩ}
\]

(18)

---

Figure 11. Typical Battery Charge Cycle

Net "TS" is used to monitor the battery temperature on battery packs that have a built-in thermistor. If using TS, R₁₅ must be not populated. Use R₁₅ if leaving TS floating and not using temp sensing. The value of 10k is per datasheet recommendation.

The "TMR" pin is left unconnected to set the pre-charge and fast-charge safety timers to their default values. The pre-charge safety timer will be set to a typical value of 1800 seconds. The charge safety timer will be set to a typical value of 18000 seconds. Pin "TD" is tied to GND to enable charger termination. Pin "CE" is tied to DNG to enable the battery charger. PGOOD is pulled to VSS when a valid input source is detected and is high impedance when the input power is not within specified limits. PGOOD can sink a maximum of 15 mA so R₁₆ must be chosen appropriately to ensure PGOOD does not sink more than 15 mA.

Pin CHG is pulled to VSS when the battery is charging and is high impedance when the charging is complete or when the charger is disabled. R₁₇ must be chosen to ensure CHG does not sink more than 15 mA. The TIDA-01358 uses an indication LED (D3) on the charge pin. D3 exhibits a typical forward bias voltage of 3.2 V. The appropriate R₁₇ is thus calculated in Equation 19. 100 Ω was chosen to allow less than 15 mA.

\[
R_{17} = \frac{V_{\text{OUT(MAX)}} - V_{\text{D3(Forward-Bias)}}}{15 \ \text{mA}} = \frac{4.4 \text{ V} - 3.2 \text{ V}}{15 \ \text{mA}} = 80 \text{ Ω}
\]

(19)
2.5 3.3-V Rail—TLV62080

The 3.3-V rail serves as the main power output that directly supplies power to the various system components in the end product. The input of the TLV62080 is connected to the output of the bq24072. The 3.3-V rail ultimately receives its power from either the 24-V line, USB, or the battery, depending on which source is available. Devices powered from this rail are battery backup protected and benefit from the power assistance features of the bq24072.

The TLV62080 is a very low cost, low BOM count, high efficient step-down converter. It has a 100% duty cycle capability, which is particularly useful in battery powered applications such as the TIDA-01358 to achieve the longest operation time by taking full advantage of the whole battery voltage range. The converter features DCS-Control (direct control with seamless transition into power save mode) architecture to achieve excellent load transient performance and output voltage regulation accuracy. The TLV62080 as an output current max of 1.2 A. Should more than a 1.2-A output be required, the TLV62084 offers pin-to-pin compatibility (though the input and output capacitors as well as inductor may need to be changed appropriately) with the TLV62080 but features a 2-A output current. Figure 12 shows the specific system implementation in the TIDA-01358 and highlights the simplicity of the part and the low external BOM count.

Proper inductor selection is critical for buck converters, particularly the inductor value and the saturation current of the inductor. To calculate the maximum inductor current under static load conditions Equation 20 and Equation 21 are used. \( I_{\text{OUT,MAX}} \) is 1 A per the TIDA-01358 specifications. A desired \( \Delta I_L \) of approximately 40% of \( I_{\text{OUT,MAX}} \) is used to set \( \Delta I_L \) to 0.4 A. During medium to heavy load conditions, the TLV62080 operates in PWM mode at a nominal switching frequency \( (f_{SW}) \) of 2 MHz. A maximum input voltage of 4.4 V is used as specified in Section 2.4.

\[
I_{L,\text{MAX}} = \frac{I_{\text{OUT,MAX}} + \frac{\Delta I_L}{2}}{2} + 0.4 \text{ A} = 1.2 \text{ A}
\]

\[
L = \frac{V_{\text{OUT}}}{2} \times \left( \frac{1}{F_{\text{SW}}} \times \frac{3.3 \text{ V}}{4.4 \text{ V} \times 0.4} \right) = 1.03 \mu\text{H} \approx 1 \mu\text{H}
\]

As calculated in Equation 20 and Equation 21, a 1-µH inductor must be chosen. Standard practice is to choose an inductor with a saturation current at least 20% to 30% percent higher than \( I_{L,\text{MAX}} \). The XFL3012-102ME Inductor by manufacturer Coilcraft is a 1-µH inductor with a 2500-mA current rating, a low DC resistance of 35 mΩ, is recommended by the TLV62080 datasheet, and was chosen for L2 in the TIDA-01358.

The output capacitor (C10) value of 22 µF was chosen based on the TLV62080 datasheet recommended output capacitor and inductor combinations. The recommended capacitance anticipates capacitance tolerance and bias voltage de-rating. The effective capacitance can vary by 20% and –50%. An input capacitance (C9) of 10 µF was chosen per datasheet recommendation and will be sufficient for most applications, a larger value reduces input current ripple.
For best accuracy, $R_{20}$ must be kept smaller than 40 kΩ to ensure that the current flowing through $R_{20}$ is at least 100 times larger than $I_{FB}$. Using Equation 22, a desired output voltage of 3.3 V, a datasheet specified feedback regulation voltage of 0.45 V, and a chosen $R_{20}$ value of 39.2 kΩ, $R_{19}$ is calculated to be 249 kΩ. As with most applications, tight tolerance resistors (less than or equal to 1%) should be used for the feedback network.

$$V_{OUT} = V_{FB} \times \left(1 + \frac{R_{19}}{R_{20}}\right) = 0.45 \times \left(1 + \frac{249 \, \text{kΩ}}{39.2 \, \text{kΩ}}\right) = 3.3 \, \text{V}$$

(22)

VOS serves as the output voltage sense terminal for the internal control loop and must be connected to the output.
3 Getting Started Hardware

3.1 Hardware

Several test points are made available for the each process on the PCB. However, when performing ripple, transient, and efficiency tests, the break out test points should not be used due to parasitic noise. Instead, the output, input, or other point of interest should be measured as close to the IC pins as possible.

Examples of transient test setups are shown in Figure 13, Figure 14, and Figure 15 that uses a barrel wire to GND technique and the current carrying wires soldered directly onto the output capacitor of the DC-DC being tested. These current carrying wires are connected directly to a programmable electronic load and the current is measured through a current probe. When performing efficiency plots, separate wires from the current carrying wires must be used, as shown in Figure 16 to avoid inaccurate measurements due to line voltage drops.

![Figure 13. Soldered Output Wires Test Setup](image1)

![Figure 14. Scope Probe and Barrel Test Setup](image2)
Figure 15. Current Probe and Electronic Load Test Setup

Figure 16. Separate Sensing and Current Carrying Wires Test Setup
4 Testing and Results

Several tests were performed on the TIDA-01358 and are detailed in this section. When testing ripple, transients, and efficiency, the point of measurement is crucial to get accurate measurements. See Section 3 for more testing details.

4.1 Startup, Shutdown, and ORing

This section analyzes the 24-V\textsubscript{AC} system startup, its soft-start functionality, and provides data showing the consecutive power up of each power stage. USB power is also tested covering the USB specifications voltage range. ORing between the 24-V\textsubscript{AC} and USB systems are also tested and detailed.

4.1.1 24-V\textsubscript{AC} Startup and Shutdown

Figure 17 shows the sequence of power up when a 24-V\textsubscript{AC} system is plugged in. The battery was already connected and powering the 3V3 rail before 24 V\textsubscript{AC} was plugged in. Upon the 24-V\textsubscript{AC} plugin, the system begins charging the battery and takes over powering the system load. RectOut reaches steady state in approximately 300 ms from the initial 24-V\textsubscript{AC} plugin. Variances in the 24-V\textsubscript{AC} transformer will cause variances in the steady-state rise time as can be seen by comparing Figure 17, Figure 21 and Figure 23. The LM5166 rail (PWRIn) will however power up before steady state is reach as the LM5166 only requires greater than 5 V to be present. Note that the LM5166 rail is tested at node PWRIn, which is directly on the output of the ORing solution. The 3V3 rail exhibits no distinguishable transient response during the transition from battery power to 24-V\textsubscript{AC} power. Figure 21 and Figure 23 provide startup tests to account for tolerances present in 24-V\textsubscript{AC} transformers and show comparable results to Figure 17.

Immediate loss of 24-V\textsubscript{AC} power is tested in Figure 18, Figure 22, and Figure 24. As is evident by the smooth nature of RectOut in these tests, the battery was fully charged and no significant load current was being supplied. Upon a 24-V\textsubscript{AC} power loss, RectOut discharges most of the rectification caps energy in 1 second for a nominal 24 V\textsubscript{AC}.

Figure 19 and Figure 20 show a 24-V\textsubscript{AC} loss while a load on the 3V3 bus is demanding current. The rectification caps discharge considerably faster than no load conditions. The BMOut rail drops in voltage as the BM24072 parts transitions to battery power. The 3V3 rail exhibits no significant transient response to the loss of 24 V\textsubscript{AC} and remains regulated and supplying to output load.

![Figure 17. 24-V\textsubscript{AC} Startup](image1)

![Figure 18. 24-V\textsubscript{AC} Shutdown](image2)
Figure 19. 24-V\textsubscript{AC} Shutdown (3V3 Load = 200 mA)

Figure 20. 24-V\textsubscript{AC} Shutdown (3V3 Load = 750 mA)

Figure 21. 20-V\textsubscript{AC} Startup

Figure 22. 20-V\textsubscript{AC} Shutdown

Figure 23. 30-V\textsubscript{AC} Startup

Figure 24. 30-V\textsubscript{AC} Shutdown
4.1.2 USB Startup and Shutdown

Figure 25 shows a 5.1-V USB cable being plugged into the system (Note: A 3-ft USB A to USB micro-B cable was used for Figure 25 and Figure 26). The node USBin exhibits no overshoot, which is due, in part, to the snubber circuit detailed in Section 2.2.2. The PWRin, which is the output of the ORing circuit, matches the response of the USBin. This test shows 1.85 ms passes before the battery management system regulates the output, BMOUt, to 200 mV plus \( V_{\text{BATT}} \). As with the 24-V\(_{\text{AC}}\) startup, the battery was previously supplying the load when the USB was plugged in. Upon USB plug-in, the battery management will begin charging the battery with up to 300 mA. The 3V3 rail show no significant transient response to the change in power sources.

Figure 26 shows power transition back to the battery as the USB is unplugged. Approximately 100 ms passes before the USBIn rail diminishes towards zero. A slight drop at BMOUt can bee seen as the system switches to battery power and thus \( V_{\text{BATT}} \). The 3V3 rail remains very steady with no significant transient response during the transition.

![Figure 25. USB 5.1-V Startup](image1)

![Figure 26. USB 5.1-V Shutdown](image2)
Figure 27 shows a startup variation with USBin at 4.35 V, the minimum allowed per USB 2.0 specifications. The actual tests for Figure 27 through Figure 28 were performed with banana to grabber cables. These cables are not isolated and exhibit significantly more parasitic inductance than a typical USB cable. Even so, a very minimal overshoot of 160 mV is observed. The high level voltage of the USB rail is reached approximately 2 µs after initial plugin. As observed in Figure 27, the delay time for the ORing circuit to pass the USBin to the PWRIn rail is approximately 1 µs. Figure 29 and Figure 30 show similar results.
4.1.3 ORing

The ORing circuit as described in Section 2.3 is tested in this section. Figure 31 shows LMOOut dominating USB upon plugin. Prior to LMOOut powering up, USB is shown high and LMRC is high, forcing the USBin associated fets on and LMOOut fets off. Once LMOOut is powered up, the LMOOnOff node begins to be pulled up, thus driving LMRC low, thereby turning the LM associated FETs on, and the USB associated FETs off. Figure 32 shows the opposite activity when LMOOut shifts low. When the USB power is not present, the LM still passes through to output by pulling LMOOnOff high as shown in Figure 33 and Figure 34.

Figure 31. ORing Startup (LMOOut Power Up; USB Source Present)

Figure 32. ORing Shutdown (LMOOut Power Loss; USB Source Present)

Figure 33. ORing Startup (LMOOut Power Up; USB Source Absent)

Figure 34. ORing Shutdown (LMOOut Power Loss; USB Source Absent)
The ORing crossover test results summarized in Table 2 show the USB will never dominate the LMOOut assuming the LMOOut was available prior to USB plugin. If USB is available prior to LMOOut startup, LMOOut will dominate USB once the thresholds stated in Table 2 are met.

### Table 2. ORing Transition Summary

<table>
<thead>
<tr>
<th>PREVIOUS STATE</th>
<th>THRESHOLD REQUIREMENT FOR STATE CHANGE</th>
<th>NEW STATE</th>
<th>NOTES</th>
</tr>
</thead>
<tbody>
<tr>
<td>LMOOut = 5 V; LMOOnOff high; LMRC low; PWRIn = 5 V (LMOOut)</td>
<td>USBin exceeds 5.43 V or LMOOut drops below 4.6 V</td>
<td>LMOOut = 5 V; LMOOnOff low; LMRC high; PWRIn = 5.43 V (USB)</td>
<td>This shows the transition from LMOOut dominance to USB dominance. The USB requirement exceeds USB 2.0 specification and LMOOut is regulated to 5.0 V through the LM5166; use case will not exist in system implementation.</td>
</tr>
<tr>
<td>USB = 5 V; LMOOnOff low; LMRC high; PWRIn = 5 V (USB)</td>
<td>LMOOut exceeds 5.03 V or USBin drops below 4.97 V</td>
<td>LMOOut = 5.03 V; LMOOnOff high; LMRC low; PWRIn = 5.03 V (LMOOut)</td>
<td>When USB is present prior to LMOOut power up, LMOOut will dominate once it exceeds 5.03 V or USB drops below 4.97 V.</td>
</tr>
</tbody>
</table>

### 4.2 Load Transients

This section provides load transient data for each of the main DC power stages (LM5166, bq24072, and TLV62080). A summary of transient measurements for switching regulators are provide in Table 3.

### Table 3. Load Transient Test Data Summary

<table>
<thead>
<tr>
<th>DEVICE</th>
<th>NODE NAME</th>
<th>LOAD STEP (mA)</th>
<th>TRANSIENT AMPLITUDE (mV)</th>
<th>TRANSIENT PERCENTAGE</th>
<th>TEST DATA FIGURE</th>
</tr>
</thead>
<tbody>
<tr>
<td>LM5166</td>
<td>LMOOut</td>
<td>0 to 480</td>
<td>236.0</td>
<td>4.72%</td>
<td>Figure 35</td>
</tr>
<tr>
<td></td>
<td></td>
<td>200 to 480</td>
<td>104.0</td>
<td>2.08%</td>
<td>Figure 36</td>
</tr>
<tr>
<td>TLV62080</td>
<td>3V3</td>
<td>250 to 750</td>
<td>34.5</td>
<td>1.05%</td>
<td>Figure 38</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 to 1000</td>
<td>61.1</td>
<td>1.85%</td>
<td>Figure 39</td>
</tr>
</tbody>
</table>
Figure 35 shows the transition of the LM5166 from DCM to CCM operating modes as is evident by the differing ripple frequencies during no load and 480 mA. A transition from DCM to CCM will cause the worst case transient response. The transient response while operating only in CCM is significantly smaller as seen in Figure 36. Figure 37 provides the load current rise and associated transient response on a small time scale to allow closer analysis.

Figure 35. LM5166 Transient Response (0 to 480 mA)  
Figure 36. LM5166 Transient Response (200 to 480 mA)  
Figure 37. LM5166 Transient Response Slew
4.2.2 TLV62080 Transient Response

The 3V3 rail will be the primary power bus powering a system load and thus ripple and transient response on this rail must remain small. In this TI Design, the TLV62080 operates very well, with a transient response of less than 2% for a 0- to 1-A load step.

Figure 38. TLV61080 Transient Response (250 to 750 mA)

Figure 39. TLV62080 Transient Response (0 to 1 A)

Figure 40. TLV62080 Transient Response Slew
4.2.3 BM24072 Transient Response

The battery management system transient response is more complicated than the LM5266 and TLV62080 as the BM24072 must pull current from two sources, the battery and the PWRin node, when load currents exceed 500 mA. Figure 41 shows a 250- to 750-mA load step on the BM24072 output. As the load current becomes too high for the PWRin node to supply, the battery management system drops in voltage as it uses the battery as power assistance. BMOut returns to the initial voltage once the output current steps back down and the battery is no longer required to provide additional current. Figure 42 shows the battery management power assist beginning when the load current crosses above 610 mA and ceasing when crossing below 480 mA. However, the BMOut voltage, which is dependant on the battery voltage, will change those crossover points. A lower BMOut voltage will raise the current crossover point at which battery power assistance is needed.

When the battery is the only source present, the transient response of the BM24072 exhibits only the voltage drop across the battery's power line as current is pulled as shown in Figure 43.

Figure 41. BM24072 Transient Response (250- to 750-mA; Battery and PWRin Source)

Figure 42. BMOut Transient Response (250- to 750-mA Slow Ramp; Battery and PWRin Source)

Figure 43. BM24702 Transient Response (250 to 750 mA; Battery Only)
### 4.3 Output Ripple

The output ripple is measured at full load and light load for all three DC stages (LM5166, bq24072, TLV62080). For the LM5166 and the TLV62080, additional measurements are taken to observe the difference in ripple during DCM and CCM operation.

#### Table 4. Output Ripple Test Summary

<table>
<thead>
<tr>
<th>DEVICE</th>
<th>NODE NAME</th>
<th>LOAD</th>
<th>RIPPLE AMPLITUDE (mV)</th>
<th>RIPPLE PERCENTAGE</th>
<th>TEST DATA FIGURE</th>
</tr>
</thead>
<tbody>
<tr>
<td>TLV62080</td>
<td>3V3</td>
<td>0 (DCM operation)</td>
<td>14.0</td>
<td>0.42%</td>
<td>Figure 44</td>
</tr>
<tr>
<td></td>
<td>3V3</td>
<td>90 mA (DCM operation)</td>
<td>13.2</td>
<td>0.40%</td>
<td>Figure 45</td>
</tr>
<tr>
<td></td>
<td>3V3</td>
<td>125 mA (CCM operation)</td>
<td>11.9</td>
<td>0.36%</td>
<td>Figure 46</td>
</tr>
<tr>
<td></td>
<td>3V3</td>
<td>1 A (CCM operation)</td>
<td>23.9</td>
<td>0.72%</td>
<td>Figure 48</td>
</tr>
<tr>
<td>LM5166</td>
<td>LMOOut</td>
<td>0 (DCM operation)</td>
<td>98.0</td>
<td>1.96%</td>
<td>Figure 51</td>
</tr>
<tr>
<td></td>
<td>LMOOut</td>
<td>130 mA (DCM operation)</td>
<td>100.0</td>
<td>2.00%</td>
<td>Figure 52</td>
</tr>
<tr>
<td></td>
<td>LMOOut</td>
<td>180 mA (CCM operation)</td>
<td>47.0</td>
<td>0.94%</td>
<td>Figure 53</td>
</tr>
<tr>
<td></td>
<td>LMOOut</td>
<td>490 mA (CCM operation)</td>
<td>45.4</td>
<td>0.91%</td>
<td>Figure 55</td>
</tr>
<tr>
<td>BM24072</td>
<td>BMOut</td>
<td>0 A</td>
<td>5.5</td>
<td>0.14% (V_{BMOut}=4.0V)</td>
<td>Figure 56</td>
</tr>
<tr>
<td></td>
<td>BMOut</td>
<td>500 mA (Battery and USB source)</td>
<td>88.4</td>
<td>2.2% (V_{BMOut}=4.0V)</td>
<td>Figure 60</td>
</tr>
<tr>
<td></td>
<td>BMOut</td>
<td>1 A (Battery Source)</td>
<td>6.1</td>
<td>0.15% (V_{BMOut}=4.0V)</td>
<td>Figure 57</td>
</tr>
<tr>
<td></td>
<td>BMOut</td>
<td>1 A (Battery and USB source)</td>
<td>35.5</td>
<td>0.89% (V_{BMOut}=4.0V)</td>
<td>Figure 59</td>
</tr>
</tbody>
</table>
4.3.1 TLV62080 (3V3 Power Rail)

Perhaps the most important power rail to monitor the ripple and noise on is the TLV62080 3V3 as it will be powering the system load. In this TI Design, the TLV62080 exhibits very low amplitude ripple. At a 125-mA load test, shown in Figure 46, the 3V3 rail's ripple is equal or less than the noise floor of the oscilloscope used for testing. Figure 47 shows low jitter on the switch node when using only one source. When using two sources during high current loads as shown in Figure 49, the battery in addition to the PWRin source, the SW node will exhibit more jitter as the input voltage is constantly changing to balance battery and PWRin sources. Even while using dual sources and full load current the ripple of the 3V3 rail stays beneath 0.75%.

Figure 44. "3V3" Ripple (No Load; 24-VAC Source)

Figure 45. "3V3" Ripple (90-mA Load; 24-VAC Source)

Figure 46. "3V3" Ripple (125-mA Load; 24-VAC Source)

Figure 47. "3V3" Ripple Persist (120-mA Load; 24-VAC Source)
Figure 48. "3V3" Ripple (1-A Load; 24-V\textsubscript{AC} Source Plus Battery)

Figure 49. "3V3" Ripple Persist (1-A Load; 24-V\textsubscript{AC} Source Plus Battery)

Figure 50. "3V3" Ripple Persist (1-A Load; Battery Powered Only)
4.3.2 LM5166 (LMOu t Power Rail)

The LM5166 produces a larger ripple when operating in DCM when compared to CCM. Regardless of the mode, the LM5166 produces an output ripple of less than 3% across the entire load range. Jitter on the switch node as shown in Figure 54 is expected as the rectified 24 V\textsubscript{AC} exhibits significant ripple that the LM5166 is constantly adjusting for. The amount of ripple exhibited on the rectified 24 V\textsubscript{AC} increases with higher load currents thereby increasing jitter on the LM5166 switch node.

![Figure 51. LMOu t Ripple (No Load)](image1)
![Figure 52. LMOu t Ripple (130-mA Load)](image2)
![Figure 53. LMOu t Ripple (180-mA Load)](image3)
![Figure 54. LMOu t Ripple Persist (180-mA Load)](image4)
4.3.3  **BM24072 (BMOut Power Rail)**

The ripple on the BMOut power rail varies significantly between battery usage only versus a PWRin source with battery power assist. When using only the battery, the BM24072 connects the battery to the output by closing an internal FET. As a result, the noise during purely battery operation is equal or less than the noise floor of the oscilloscope used for measurement. Figure 58, Figure 59, and Figure 60 show an increased ripple when using a source other than the battery.

---

*Figure 55. LMOOut Ripple (490-mA Load)*

*Figure 56. "BMOut" Ripple (0 A; Battery Source Only)*

*Figure 57. "BMOut" Ripple (1 A; Battery Source Only)*
Figure 58. "BMOut" Ripple (1 mA; Battery and USB Sources)

Figure 59. "BMOut" Ripple (1 A; Battery and USB Sources)

Figure 60. "BMOut" Ripple (500 mA; Battery and USB Sources)
4.4 Efficiency and Load Regulation

4.4.1 TLV62080

Efficiency on the BATT to 3V3 path is perhaps the most crucial as high efficiency on this path allows longer battery life and a smaller battery. The TLV62080 provides excellent efficiency, peaking at 96.6% efficiency at 165 mA at a nominal 3.7 battery voltage. The lower the battery voltage, the higher the efficiency of the BATT to 3V3 conversion. For this test, the input voltages were measured at C7 and the output voltages were measured at C10. The input current was fed at C7 and the output current to an electronic load was pulled from C10.

Figure 61. Battery to 3V3 Power Bus Efficiency and Power Loss

Figure 62. TLV62080 Load Regulation
The LM5166 provides exceptional efficiency despite the large voltage difference between the input and output of the device. As with the BATT to 3V3 conversion, the efficiency of LM5166 increases as the input voltage decreases. The input voltage was measured at node RectOut side of R35 and the output voltage was measured at C23. The input current was fed through node RectOut and the output current was drawn from LMOut side of C23 and C24.

Figure 63. LM5166 Efficiency and Power Loss

Figure 64. LM5166 Load Regulation
5 Design Files

5.1 Schematics
To download the schematics, see the design files at TIDA-01358.

5.2 Bill of Materials
To download the bill of materials (BOM), see the design files at TIDA-01358.

5.3 PCB Layout Recommendations

5.3.1 Layout Prints
To download the layer plots, see the design files at TIDA-01358.

5.4 Altium Project
To download the Altium project files, see the design files at TIDA-01358.

5.5 Gerber Files
To download the Gerber files, see the design files at TIDA-01358.

5.6 Assembly Drawings
To download the assembly drawings, see the design files at TIDA-01358.

6 Related Documentation

5. Texas Instruments, *LM5166 3-V to 65-V Input, 500-mA Synchronous Buck Converter with Ultra-Low IQ*, LMS166 Datasheet (SNVSA67)
6. Texas Instruments, *bq2407x 1.5-A USB-Friendly Li-Ion Battery Charger and Power-Path Management IC*, bq24072 Datasheet (SLUS810)
7. Texas Instruments, *TLV6208x 1.2-A and 2-A High-Efficiency Step-Down Converter in 2-mm × 2-mm WSON Package*, TLV62080 Datasheet (SLVSAK9)
8. Texas Instruments, *TPS27081A 1.2-V to 8-V, 3-A PFET High-Side Load Switch With Level Shift and Adjustable Slew Rate Control*, TPS27081A Datasheet (SLVSBE9)
10. Texas Instruments, *TPD2E2U06 Dual-Channel High-Speed ESD Protection Device*, TPD2E2U06 Datasheet (SLLSEG9)
11. Texas Instruments, *TPD1E10B06 Single-Channel ESD Protection Diode in 0402 Package*, TPD1E10B06 Datasheet (SLLSEB1)
6.1 Trademarks
All trademarks are the property of their respective owners.

7 About the Author
CASSIDY AARSTAD is a systems designer at Texas Instruments, where he is responsible for developing reference design solutions for the industrial segment. Cassidy earned his master of science in electrical engineering (MSEE) from California Polytechnic State University in San Luis Obispo, California.
Revision A History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Original (December 2016) to A Revision

• Changed language and images to fit current style guide .......................................................... 1
IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ("TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI’s provision of TI Resources does not expand or otherwise alter TI’s applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT. NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include, without limitation, TI’s standard terms for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm), evaluation modules, and samples (http://www.ti.com/sc/docs/sampterms.htm).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2017, Texas Instruments Incorporated