- Qualified for Automotive Applications
- Select One of Eight Data Outputs Active Low
- I/O Port or Memory Selector
- Three Enable Inputs to Simplify Cascading
- Typical Propagation Delay of 13 ns at V<sub>CC</sub> = 5 V, C<sub>L</sub> = 15 pF, T<sub>A</sub> = 25°C
- Fanout (Over Temperature Range)
  - Standard Outputs ... 10 LSTTL Loads
  - Bus Driver Outputs ... 15 LSTTL Loads
- Balanced Propagation Delay and Transition Times

- Significant Power Reduction Compared to LSTTL Logic ICs
- 2-V to 6-V V<sub>CC</sub> Operation
- High Noise Immunity; N<sub>IL</sub> or N<sub>IH</sub> = 30% of V<sub>CC</sub>, V<sub>CC</sub> = 5 V



## description/ordering information

The CD74HC138 is a high-speed silicon-gate CMOS decoder well suited to memory address decoding or data routing applications. This circuit features low

power consumption usually associated with CMOS circuitry, yet has speeds comparable to low-power Schottky TTL logic. The circuit has three binary select inputs (A0, A1, and A2). If the device is enabled, these inputs determine which one of the eight normally high outputs of the HC138 will go low.

Two active-low and one active-high enables ( $\overline{E1}$ ,  $\overline{E2}$ , and E3) are provided to ease the cascading of decoders. The decoder's eight outputs can drive ten low-power Schottky TTL equivalent loads.

#### ORDERING INFORMATION<sup>†</sup>

| T <sub>A</sub> | PAC      | KAGE‡        | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |  |
|----------------|----------|--------------|--------------------------|---------------------|--|
| -40°C to 125°C | SOIC - M | Reel of 2500 | CD74HC138QM96Q1          | HC138Q              |  |

<sup>&</sup>lt;sup>†</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at http://www.ti.com.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



<sup>&</sup>lt;sup>‡</sup> Package drawings, thermal data, and symbolization are available at http://www.ti.com/packaging.

# 3- TO 8-LINE INVERTING DECODER/DEMULTIPLEXER SCLS580A – APRIL 2004 – REVISED APRIL 2008

### **FUNCTION TABLE**

| ENABLE INPUTS |    |    | SELECT INPUTS |            |    |           | OUTPUTS   |           |           |           |           |           |               |
|---------------|----|----|---------------|------------|----|-----------|-----------|-----------|-----------|-----------|-----------|-----------|---------------|
| E3            | E2 | E1 | A2            | <b>A</b> 1 | Α0 | <u>Y0</u> | <u>Y1</u> | <u>Y2</u> | <u>Y3</u> | <b>Y4</b> | <u>Y5</u> | <u>Y6</u> | <del>Y7</del> |
| Х             | Х  | Н  | Χ             | Χ          | Х  | Н         | Н         | Н         | Н         | Н         | Н         | Н         | Н             |
| L             | Χ  | Χ  | Х             | Χ          | Χ  | Н         | Н         | Н         | Н         | Н         | Н         | Н         | Н             |
| Х             | Н  | Χ  | Х             | Χ          | Χ  | Н         | Н         | Н         | Н         | Н         | Н         | Н         | Н             |
| Н             | L  | L  | L             | L          | L  | L         | Н         | Н         | Н         | Н         | Н         | Н         | Н             |
| Н             | L  | L  | L             | L          | Н  | Н         | L         | Н         | Н         | Н         | Н         | Н         | Н             |
| Н             | L  | L  | L             | Н          | L  | Н         | Н         | L         | Н         | Н         | Н         | Н         | Н             |
| Н             | L  | L  | L             | Н          | Н  | Н         | Н         | Н         | L         | Н         | Н         | Н         | Н             |
| Н             | L  | L  | Н             | L          | L  | Н         | Н         | Н         | Н         | L         | Н         | Н         | Н             |
| Н             | L  | L  | Н             | L          | Н  | Н         | Н         | Н         | Н         | Н         | L         | Н         | Н             |
| Н             | L  | L  | Н             | Н          | L  | Н         | Н         | Н         | Н         | Н         | Н         | L         | Н             |
| Н             | L  | L  | Н             | Н          | Н  | Н         | Н         | Н         | Н         | Н         | Н         | Н         | L             |

NOTE: H = High voltage level, L = Low voltage level, X = Don't care

# logic diagram (positive logic)





## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub> (see Note 1)                                          | $\dots$ -0.5 V to 7 V |
|---------------------------------------------------------------------------------------------|-----------------------|
| Input clamp current, $I_{IK}$ ( $V_I < -0.5 \text{ V or } V_I > V_{CC} + 0.5 \text{ V}$ )   | ±20 mA                |
| Output clamp current, $I_{OK}$ ( $V_O < -0.5 \text{ V}$ or $V_O > V_{CC} + 0.5 \text{ V}$ ) | ±20 mA                |
| Source or sink current per output pin, $I_O$ ( $V_O > -0.5$ V or $V_O < V_{CC} + 0.5$ V)    | ±25 mA                |
| Continuous current through V <sub>CC</sub> or GND                                           | ±50 mA                |
| Package thermal impedance, $\theta_{JA}$ (see Note 2)                                       | 73°C/W                |
| Storage temperature range, T <sub>stq</sub>                                                 | . −65°C to 150°C      |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### recommended operating conditions (see Note 3)

|                |                                                                |                          | MIN  | MAX      | UNIT |
|----------------|----------------------------------------------------------------|--------------------------|------|----------|------|
| $V_{CC}$       | Supply voltage                                                 |                          | 2    | 6        | V    |
|                |                                                                | 1.5                      |      |          |      |
| $V_{IH}$       | High-level input voltage                                       | $V_{CC} = 4.5 \text{ V}$ | 3.15 |          | V    |
|                |                                                                | 4.2                      |      |          |      |
|                |                                                                | V <sub>CC</sub> = 2 V    |      | 0.5      |      |
| $V_{IL}$       | Low-level input voltage                                        |                          | 1.35 | V        |      |
|                |                                                                |                          | 1.8  |          |      |
| VI             | Input voltage                                                  |                          | 0    | $V_{CC}$ | V    |
| Vo             | Output voltage                                                 |                          | 0    | $V_{CC}$ | V    |
|                |                                                                | V <sub>CC</sub> = 2 V    | 0    | 1000     |      |
| t <sub>t</sub> | Input transition (rise and fall) time $V_{CC} = 4.5 \text{ V}$ |                          |      |          | ns   |
|                |                                                                | 0                        | 400  |          |      |
| T <sub>A</sub> | Operating free-air temperature                                 |                          | -40  | 125      | °C   |

NOTES: 3. All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.



NOTES: 1. All voltages referenced to GND unless otherwise specified.

<sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS              |             | I <sub>O</sub> | v <sub>cc</sub> | T <sub>A</sub> = 25°C |      |      | T <sub>A</sub> = -40°C<br>TO 125°C |     | UNIT |
|-----------------|------------------------------|-------------|----------------|-----------------|-----------------------|------|------|------------------------------------|-----|------|
|                 |                              |             | (mA)           |                 | MIN                   | TYP  | MAX  | MIN                                | MAX |      |
|                 |                              |             | -0.02          | 2 V             | 1.9                   |      |      | 1.9                                |     |      |
|                 |                              | CMOS loads  | -0.02          | 4.5 V           | 4.4                   |      |      | 4.4                                |     |      |
| V <sub>OH</sub> | $V_I = V_{IH}$ or $V_{IL}$   |             | -0.02          | 6 V             | 5.9                   |      |      | 5.9                                |     | V    |
|                 |                              | TTL loads   | -4             | 4.5 V           | 3.98                  |      |      | 3.7                                |     |      |
|                 |                              |             | -5.2           | 6 V             | 5.48                  |      |      | 5.2                                |     |      |
|                 | $V_{I} = V_{IH}$ or $V_{IL}$ | CMOS loads  | 0.02           | 2 V             |                       |      | 0.1  |                                    | 0.1 | v    |
|                 |                              |             | 0.02           | 4.5 V           |                       |      | 0.1  |                                    | 0.1 |      |
| $V_{OL}$        |                              |             | 0.02           | 6 V             |                       |      | 0.1  |                                    | 0.1 |      |
|                 |                              | TTI Is a de | 4              | 4.5 V           |                       |      | 0.26 |                                    | 0.4 |      |
|                 |                              | TTL loads   | TTL loads 5.2  | 6 V             |                       |      | 0.26 |                                    | 0.4 |      |
| I <sub>I</sub>  | $V_I = V_{CC}$ or GND        |             | 6 V            |                 |                       | ±0.1 |      | ±1                                 | μΑ  |      |
| lcc             | $V_I = V_{CC}$ or GND        |             | 0              | 6 V             | _                     |      | 8    |                                    | 160 | μΑ   |
| C <sub>IN</sub> |                              |             |                |                 |                       |      | 10   |                                    | 10  | pF   |

# switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

| PARAMETER       | FROM    | TO       | LOAD VCC                                    |                           | T <sub>A</sub> = 25°C |     |     | T <sub>A</sub> = - | UNIT |    |  |    |  |
|-----------------|---------|----------|---------------------------------------------|---------------------------|-----------------------|-----|-----|--------------------|------|----|--|----|--|
|                 | (INPUT) | (OUTPUT) | CAPACITANCE                                 |                           | MIN                   | TYP | MAX | MIN                | MAX  |    |  |    |  |
|                 |         |          | C <sub>L</sub> = 15 pF                      | 5 V                       |                       | 13  |     |                    |      |    |  |    |  |
|                 |         | Y        | $C_L = 50 \text{ pF}$ $C_L = 50 \text{ pF}$ | 2 V                       |                       |     | 150 |                    | 225  |    |  |    |  |
|                 | A<br>E  |          |                                             | 4.5 V                     |                       |     | 30  |                    | 45   |    |  |    |  |
| t <sub>pd</sub> |         |          |                                             | 6 V                       |                       |     | 26  |                    | 38   | ns |  |    |  |
|                 |         |          |                                             | 2 V                       |                       |     | 150 |                    | 265  | ;  |  |    |  |
|                 |         |          |                                             | $C_L = 50 \text{ pF}$ 4.5 |                       |     |     | 30                 |      | 53 |  |    |  |
|                 |         |          |                                             |                           |                       |     |     |                    | 6 V  |    |  | 26 |  |
|                 |         |          |                                             | 2 V                       |                       |     | 75  |                    | 110  |    |  |    |  |
| t <sub>t</sub>  |         | Υ        | $C_L = 50 pF$                               | 4.5 V                     |                       |     | 15  |                    | 22   | ns |  |    |  |
|                 |         |          |                                             | 6 V                       |                       |     | 13  |                    | 19   |    |  |    |  |

# operating characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C, Input $t_r$ , $t_f$ = 6 ns, $C_L$ = 15 pF

| PARAMETER       |                                            |    |    |  |  |
|-----------------|--------------------------------------------|----|----|--|--|
| C <sub>pd</sub> | Power dissipation capacitance (see Note 4) | 67 | pF |  |  |

NOTE 4:  $C_{pd}$  is used to determine the dynamic power consumption, per gate.

 $P_D = V_{CC}^2 f_I (C_{pd} + C_L)$  $f_I = input frequency$ 

C<sub>L</sub> = output load capacitance

V<sub>CC</sub> = supply voltage



#### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. C<sub>L</sub> includes probe and test-fixture capacitance.
  - B. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_r = 6 \text{ ns}$ ,  $t_f = 6 \text{ ns}$ .
  - C. The outputs are measured one at a time, with one input transition per measurement.
  - D.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

Figure 1. Load Circuit and Voltage Waveforms

www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| CD74HC138QM96Q1       | Active | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HC138Q           |
| CD74HC138QM96Q1.A     | Active | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HC138Q           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD74HC138-Q1:

Catalog: CD74HC138

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## PACKAGE OPTION ADDENDUM

www.ti.com 11-Nov-2025

• Military : CD54HC138

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025