









DAC43508, DAC53508, DAC63508 SLASF08A - DECEMBER 2021 - REVISED MAY 2024

# DACx3508 Octal, 8-Bit, 10-Bit, and 12-Bit, SPI, Buffered Voltage Output DACs in Tiny 3 × 3 WQFN Package

### 1 Features

- ±1LSB DNL
- Wide operating range:
  - Power supply: 1.8V to 5.5V
  - Temperature range: –40°C to +125°C
- 3-wire serial peripheral interface (SPI)
  - VIH = 2.4V for  $2.7V \le V_{DD} \le 5.5V$
  - VIH =  $(V_{DD} 0.3V)$  for 1.8V ≤  $V_{DD}$  ≤ 2.7V
- LDAC pin for simultaneous output update
- Very low power: 0.1mA/channel at 1.8V
- Low-power start-up mode: Outputs powered down with  $10k\Omega$  to  $A_{GND}$
- Tiny package: 3mm × 3mm, 16-pin WQFN

# 2 Applications

- Multifunction printer
- Display panel for TV
- **OLED TV**
- Virtual reality headset
- **Currency counter**
- Automatic teller machine (ATM)

## 3 Description

The 8-bit DAC43508, 10-bit DAC53508, and 12-bit DAC63508 (DACx3508) are low-power, eight-channel, voltage-output, digital-to-analog converters (DACs). The DACx3508 are specified monotonic by design across a wide power supply range from 1.8V to 5.5V. Using an external reference, the DACx3508 provides a full-scale output voltage range of 1.8V to 5.5V while consuming 0.1mA quiescent current per channel. The DACx3508 also includes per channel, user programmable, power down registers. These registers facilitate the DAC output buffers to start in a 10kΩ-AGND power-down state, and remain in this state until a power-up command is issued to these output buffers.

Low quiescent current, wide power-supply range, octal channel, and a per-channel power-down option make the DACx3508 an excellent choice for highdensity, low-power, battery-operated systems.

The devices communicate through the 3-wire (writeonly) serial peripheral interface (SPI). These devices also have a load DAC (LDAC) and clear (CLR) inputs.

### **Device Information**

| PART NUMBER | RESOLUTION | PACKAGE <sup>(1)</sup> |
|-------------|------------|------------------------|
| DAC43508    | 8-bit      |                        |
| DAC53508    | 10-bit     | RTE (WQFN, 16)         |
| DAC63508    | 12-bit     |                        |

For more information, see Section 11.



**Block Diagram** 



# **Table of Contents**

| 1 Features1                                          | 7.1 DEVICE_CONFIG Register (address = 01h)            |
|------------------------------------------------------|-------------------------------------------------------|
| 2 Applications1                                      | [reset = 00FFh]23                                     |
| 3 Description1                                       | 7.2 STATUS_TRIGGER Register (address = 02h)           |
| 4 Pin Configurations and Functions3                  | [reset = 0000h]23                                     |
| 5 Specifications4                                    | 7.3 BRDCAST Register (address = 03h) [reset =         |
| 5.1 Absolute Maximum Ratings4                        | 0000h]24                                              |
| 5.2 ESD Ratings4                                     | 7.4 DACn_DATA Register (address = 08h to 0Fh)         |
| 5.3 Recommended Operating Conditions4                | [reset = 0000h]24                                     |
| 5.4 Thermal Information4                             | 8 Application and Implementation25                    |
| 5.5 Electrical Characteristics5                      | 8.1 Application Information                           |
| 5.6 Timing Requirements: SPI7                        | 8.2 Typical Applications25                            |
| 5.7 Timing Requirements: Logic7                      | 8.3 Power Supply Recommendations29                    |
| 5.8 Timing Diagrams7                                 | 8.4 Layout29                                          |
| 5.9 Typical Characteristics: Static Performance      | 9 Device and Documentation Support30                  |
| 5.10 Typical Characteristics: Dynamic Performance 14 | 9.1 Documentation Support30                           |
| 5.11 Typical Characteristics: General                | 9.2 Receiving Notification of Documentation Updates30 |
| 6 Detailed Description18                             | 9.3 Support Resources30                               |
| 6.1 Overview                                         | 9.4 Trademarks30                                      |
| 6.2 Functional Block Diagram18                       | 9.5 Electrostatic Discharge Caution30                 |
| 6.3 Feature Description19                            | 9.6 Glossary30                                        |
| 6.4 Device Functional Modes21                        | 10 Revision History30                                 |
| 6.5 Programming21                                    | 11 Mechanical, Packaging, and Orderable               |
| 7 Register Map22                                     | Information31                                         |



# **4 Pin Configurations and Functions**



Figure 4-1. RTE Package, 16-Pin WQFN (Top View)

**Table 4-1. Pin Functions** 

|     | PIN         | TYPE   | DESCRIPTION                                                                                     |  |
|-----|-------------|--------|-------------------------------------------------------------------------------------------------|--|
| NO. | NAME        | ITPE   | DESCRIPTION                                                                                     |  |
| 1   | VOUTA       | Output | Analog voltage output from DAC channel A.                                                       |  |
| 2   | VOUTB       | Output | Analog voltage output from DAC channel B.                                                       |  |
| 3   | VOUTC       | Output | Analog voltage output from DAC channel C.                                                       |  |
| 4   | VOUTD       | Output | Analog voltage output from DAC channel D.                                                       |  |
| 5   | SDIN        | Input  | SPI data input.                                                                                 |  |
| 6   | SCLK        | Input  | SPI clock input.                                                                                |  |
| 7   | SYNC        | Input  | SPI chip select input (active low).                                                             |  |
| 8   | LDAC        | Input  | Load DAC (active low) input for synchronous output update, simultaneous output update, or both. |  |
| 9   | VOUTE       | Output | Analog voltage output from DAC channel E.                                                       |  |
| 10  | VOUTF       | Output | Analog voltage output from DAC channel F.                                                       |  |
| 11  | VOUTG       | Output | Analog voltage output from DAC channel G.                                                       |  |
| 12  | VOUTH       | Output | Analog voltage output from DAC channel H.                                                       |  |
| 13  | VDD         | Power  | Power supply input (1.8 V to 5.5 V).                                                            |  |
| 14  | AGND        | Ground | Ground reference for all circuitry on the device.                                               |  |
| 15  | VREFIN      | Power  | External reference input. To use VDD as the reference, connect this pin to VDD.                 |  |
| 16  | CLR         | Input  | Asynchronous output clear input (active low).                                                   |  |
| _   | Thermal Pad | Ground | Connect thermal pad to AGND.                                                                    |  |



# **5 Specifications**

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                    |                                                           | MIN  | MAX                   | UNIT |
|--------------------|-----------------------------------------------------------|------|-----------------------|------|
| $V_{DD}$           | Power-supply voltage to A <sub>GND</sub>                  | -0.3 | 6                     | V    |
| V <sub>REFIN</sub> | External reference voltage to A <sub>GND</sub>            | -0.3 | V <sub>DD</sub> + 0.3 | V    |
|                    | Digital inputs to A <sub>GND</sub>                        | -0.3 | V <sub>DD</sub> + 0.3 | V    |
| V <sub>OUT</sub>   | Voltage output to A <sub>GND</sub>                        | -0.3 | V <sub>DD</sub> + 0.3 | V    |
|                    | Current into any pin except the VOUTx, VDD, and AGND pins | -10  | 10                    | mA   |
| TJ                 | Junction temperature,T <sub>J</sub>                       | -40  | 150                   | °C   |
| T <sub>stg</sub>   | Storage temperature, T <sub>stg</sub>                     | -65  | 150                   | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 5.2 ESD Ratings

|                    |                          |                                                                                 | VALUE | UNIT |
|--------------------|--------------------------|---------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>     | ±1000 | V    |
| V <sub>(ESD)</sub> | Liectrostatic discriarge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | ±500  | "    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                        |                                                                       |                                          | MIN                   | NOM | MAX      | UNIT |
|----------------------------------------|-----------------------------------------------------------------------|------------------------------------------|-----------------------|-----|----------|------|
| V <sub>DD</sub> to A <sub>GND</sub>    | V <sub>DD</sub> to A <sub>GND</sub> Positive supply voltage to ground |                                          | 1.8                   |     | 5.5      | V    |
| V <sub>REFIN</sub> to A <sub>GND</sub> | Reference input supply voltage to grou                                | Reference input supply voltage to ground |                       |     | $V_{DD}$ | V    |
| V                                      | Digital input high voltage                                            | 1.8 V ≤ V <sub>DD</sub> ≤ 2.7 V          | V <sub>DD</sub> - 0.3 |     |          | W    |
| V <sub>IH</sub>                        | Digital input high voltage                                            | 2.7 V < V <sub>DD</sub> ≤ 5.5 V          | 2.4                   |     |          | V    |
| V <sub>IL</sub>                        | Digital input low voltage                                             |                                          |                       |     | 0.5      | V    |
| T <sub>A</sub>                         | Ambient temperature                                                   |                                          | -40                   |     | 125      | °C   |

## **5.4 Thermal Information**

|                        |                                              | DACx3508   |      |
|------------------------|----------------------------------------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | RTE (WQFN) | UNIT |
|                        |                                              | 16 PIN     |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 49         | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 50         | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 24.1       | °C/W |
| $\Psi_{JT}$            | Junction-to-top characterization parameter   | 1.1        | °C/W |
| $Y_{JB}$               | Junction-to-board characterization parameter | 24.1       | °C/W |
| R <sub>0JC(bot)</sub>  | Junction-to-case (bottom) thermal resistance | 8.7        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 5.5 Electrical Characteristics

all minimum and maximum values at  $T_A$  = -40°C to +125°C and all typical values at  $T_A$  = 25°C, 1.8 V ≤  $V_{DD}$  ≤ 5.5 V,  $V_{REFIN}$  = 2.5 V for  $V_{DD}$  ≥ 2.7 V,  $V_{REFIN}$  = 1.8 V for  $V_{DD}$  ≤ 2.7 V,  $V_{REFIN}$  = 1.8 V for  $V_{DD}$  ≤ 2.7 V,  $V_{REFIN}$  = 1.8 V for  $V_{DD}$  ≤ 2.7 V,  $V_{REFIN}$  = 1.8 V for  $V_{DD}$  ≤ 2.7 V,  $V_{REFIN}$  = 1.8 V for  $V_{DD}$  ≤ 2.7 V,  $V_{REFIN}$  = 1.8 V for  $V_{DD}$  ≤ 2.7 V,  $V_{REFIN}$  = 1.8 V for  $V_{DD}$  ≤ 2.7 V,  $V_{REFIN}$  = 2.5 k $\Omega$  to  $V_{DD}$  (unless otherwise noted)

|                                                         | PARAMETER                                           | TEST CONDITIONS                                                                                                                                                  | MIN  | TYP     | MAX      | UNIT    |  |
|---------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------|---------|--|
| STATIC                                                  | PERFORMANCE                                         |                                                                                                                                                                  |      |         |          |         |  |
|                                                         |                                                     | DAC63508                                                                                                                                                         | 12   |         |          |         |  |
|                                                         | Resolution                                          | DAC53508                                                                                                                                                         | 10   |         |          | Bits    |  |
|                                                         |                                                     | DAC43508                                                                                                                                                         | 8    |         |          |         |  |
| 18.11                                                   |                                                     | DAC53508, DAC43508                                                                                                                                               | -1   |         | 1        | 1.00    |  |
| INL                                                     | Integral nonlinearity <sup>(1)</sup>                | DAC63508                                                                                                                                                         | -4   |         | 4        | LSB     |  |
| DNL                                                     | Differential nonlinearity <sup>(1)</sup>            |                                                                                                                                                                  | -1   |         | 1        | LSB     |  |
|                                                         | Zero-code error                                     | Code 0d into DAC                                                                                                                                                 |      | 6       | 12       | mV      |  |
|                                                         | Zero-code-error temperature coefficient             | Code 0d into DAC                                                                                                                                                 |      | ±5      |          | μV/°C   |  |
|                                                         | Offset error <sup>(1)</sup>                         |                                                                                                                                                                  | -0.5 | 0.25    | 0.5      | %FSR    |  |
|                                                         | Offset-error temperature coefficient <sup>(1)</sup> |                                                                                                                                                                  |      | ±0.0003 |          | %FSR/°C |  |
|                                                         | Gain error <sup>(1)</sup>                           |                                                                                                                                                                  | -0.5 | 0.25    | 0.5      | %FSR    |  |
|                                                         | Gain-error temperature coefficient <sup>(1)</sup>   |                                                                                                                                                                  |      | ±0.0004 |          | %FSR/°C |  |
|                                                         | F. II                                               | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V                                                                                                                                  | -0.5 | 0.25    | 0.5      | 0/ FOD  |  |
|                                                         | Full-scale error <sup>(4)</sup>                     | 1.8 V ≤ V <sub>DD</sub> ≤ 2.7 V                                                                                                                                  | -1   | 0.5     | 1        | %FSR    |  |
| Full-scale-error temperature coefficient <sup>(4)</sup> |                                                     |                                                                                                                                                                  |      | ±0.0004 |          | %FSR/°C |  |
| OUTPU                                                   | т                                                   |                                                                                                                                                                  |      |         |          |         |  |
| V <sub>OUTX</sub>                                       | Output voltage                                      |                                                                                                                                                                  | 0    |         | $V_{DD}$ | V       |  |
| ^                                                       | 0 (1) (2)                                           | R <sub>L</sub> = Infinite                                                                                                                                        |      |         | 1        |         |  |
| $C_L$                                                   | Capacitive load <sup>(2)</sup>                      |                                                                                                                                                                  |      |         | 2        | nF      |  |
|                                                         | Load regulation                                     | DAC at midscale,<br>–10 mA ≤ I <sub>OUT</sub> ≤ +10 mA, V <sub>DD</sub> = 5.5 V                                                                                  |      | 0.1     |          | mV/mA   |  |
|                                                         |                                                     | V <sub>DD</sub> = 1.8 V                                                                                                                                          |      | 10      |          |         |  |
|                                                         | Short-circuit current <sup>(3)</sup>                | V <sub>DD</sub> = 2.7 V                                                                                                                                          |      | 25      |          | mA      |  |
|                                                         |                                                     | V <sub>DD</sub> = 5.5 V                                                                                                                                          |      | 50      |          |         |  |
|                                                         | Output voltage headroom                             | To V <sub>DD</sub> , DAC output unloaded                                                                                                                         |      | 0.05    |          | V       |  |
|                                                         | Output voltage headroom <sup>(2)</sup>              | To $V_{DD}$ , load current = 10 mA at $V_{DD}$ = 5.5 V, load current = 3 mA at $V_{DD}$ = 2.7 V, load current = 1 mA at $V_{DD}$ = 1.8 V, DAC code at full-scale | 10   |         |          | %FSR    |  |
|                                                         |                                                     | DAC at midscale                                                                                                                                                  |      | 0.25    |          |         |  |
| Z <sub>O</sub>                                          | DC output impedance                                 | DAC at code 32d                                                                                                                                                  |      | 0.25    |          | Ω       |  |
|                                                         |                                                     | DAC at code 4064d                                                                                                                                                |      | 0.26    |          |         |  |
| DC<br>PSRR                                              | Power supply rejection ratio (dc)                   | DAC at midscale, V <sub>DD</sub> = 5 V ±10%                                                                                                                      |      | 0.25    |          | mV/V    |  |



## 5.5 Electrical Characteristics (continued)

all minimum and maximum values at  $T_A = -40$ °C to +125°C and all typical values at  $T_A = 25$ °C, 1.8 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, V<sub>REFIN</sub> = 2.5 V for V<sub>DD</sub>  $\geq$  2.7 V, V<sub>REFIN</sub> = 1.8 V for V<sub>DD</sub>  $\leq$  2.7 V, R<sub>L</sub>= 5 k $\Omega$  to A<sub>GND</sub>, C<sub>L</sub> = 200 pF to A<sub>GND</sub>, and digital inputs at V<sub>DD</sub> or A<sub>GND</sub> (unless otherwise noted)

|                   | PARAMETER                            | TEST CONDITIONS                                                                        | MIN TYP    | MAX | UNIT         |
|-------------------|--------------------------------------|----------------------------------------------------------------------------------------|------------|-----|--------------|
| DYNAM             | IC PERFORMANCE                       |                                                                                        |            |     |              |
| t <sub>sett</sub> | Output voltage settling time         | 1/4 to 3/4 scale and 3/4 to 1/4 scale settling to 10%FSR, V <sub>DD</sub> = 5.5 V      | 10         |     | μs           |
| SR                | Slew rate                            | V <sub>DD</sub> = 5.5 V                                                                | 0.6        |     | V/µs         |
|                   | Power-on glitch magnitude            |                                                                                        | 110        |     | mV           |
| V <sub>n</sub>    | Output noise                         | f = 0.1 Hz to 10 Hz, DAC at midscale,<br>V <sub>DD</sub> = 5.5 V                       | 40         |     | $\mu V_{pp}$ |
| V <sub>n</sub>    | Output noise                         | f = 0.1 Hz to 100 kHz, DAC at midscale,<br>V <sub>DD</sub> = 5.5 V                     | 0.05       |     | $mV_{rms}$   |
| .,                | Outrout rains descrit.               | f = 1 kHz, DAC at midscale, V <sub>DD</sub> = 5.5 V                                    | 0.2        |     |              |
| V <sub>n</sub>    | Output noise density                 | f = 10 kHz, DAC at midscale, V <sub>DD</sub> = 5.5 V                                   | 0.2        |     | μV/√Hz       |
| AC<br>PSRR        | Power-supply rejection ratio (ac)    | 200-mV, 50-Hz or 60-Hz sine wave superimposed on power-supply voltage, DAC at midscale | <b>–71</b> |     | dB           |
|                   | Channel-to-channel ac crosstalk      | Full-scale swing on adjacent channel                                                   | 1.5        |     | nV-s         |
|                   | Channel-to-channel dc crosstalk      | Full-scale swing on all channels,<br>measured channel at zero-scale or<br>full-scale   | 0.2        |     | LSB          |
|                   | Code change glitch impulse           | ±1-LSB change around midscale (including feedthrough)                                  | 10         |     | nV-s         |
|                   | Code change glitch impulse magnitude | ±1-LSB change around midscale (including feedthrough)                                  | 25         |     | mV           |
| VOLTAG            | SE REFERENCE INPUT                   |                                                                                        |            |     |              |
|                   | Reference input impedance            | All channels powered on                                                                | 24         |     | kΩ           |
|                   | Reference input capacitance          |                                                                                        | 50         |     | pF           |
| DIGITAL           | INPUTS                               |                                                                                        |            | '   |              |
|                   | Digital feedthrough                  | SCLK = 1 MHz, DAC output static at midscale                                            | 20         |     | nV-s         |
|                   | Pin capacitance                      | Per pin                                                                                | 10         |     | pF           |
| POWER             | l .                                  |                                                                                        |            | '   |              |
| I <sub>DD</sub>   | Current flowing into V <sub>DD</sub> | Normal mode, all DACs at full-scale, digital interface static                          | 3          | 5   | mA           |
| DU                | Current newling into VDD             | All DAC channels powered down                                                          | 50         |     | μΑ           |

<sup>(1)</sup> End point fit between codes: code 32d to 4064d for 12 bit, code 8d to code 1016d for 10 bit, code 2d to code 252d for 8 bit.

<sup>(2)</sup> Characterized by design. Not production tested.

<sup>(3)</sup> Full-scale output shorted per channel to A<sub>GND</sub> or zero-scale output shorted to V<sub>DD</sub>.

<sup>(4)</sup> Code 4095d into DAC, no headroom.



## 5.6 Timing Requirements: SPI

all inputs signals are specified with  $t_R$  =  $t_F$  = 1 V/ns (10% to 90% of  $V_{DD}$ ) and timed from a voltage level of  $V_{DD}/2$ , 1.8 V  $\leq$   $V_{DD} \leq$  5.5 V and  $-40^{\circ}$ C  $\leq$   $T_A \leq$  +125 $^{\circ}$ C

|                       |                                                                                   | MIN | NOM | MAX | UNIT   |
|-----------------------|-----------------------------------------------------------------------------------|-----|-----|-----|--------|
| f                     | Serial clock frequency, 1.7 V ≤ V <sub>DD</sub> < 2.7 V                           |     |     | 25  | MHz    |
| f <sub>(SCLK)</sub>   | Serial clock frequency, 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V                           |     |     | 50  | IVITIZ |
| 4                     | SCLK high time, 1.7 V ≤ V <sub>DD</sub> < 2.7 V                                   | 20  |     |     | no     |
| t <sub>SCLKHIGH</sub> | SCLK high time, 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V                                   | 10  |     |     | ns     |
| +                     | SCLK low time, 1.7 V ≤ V <sub>DD</sub> < 2.7 V                                    | 20  |     |     | no     |
| t <sub>SCLKLOW</sub>  | SCLK low time, 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V                                    | 10  |     |     | ns     |
| t <sub>SDIS</sub>     | SDI setup time, 1.7 V ≤ V <sub>DD</sub> < 2.7 V                                   | 16  |     |     | ns     |
|                       | SDI setup time, 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V                                   | 8   |     |     |        |
| 4                     | SDI hold time, 1.7 V ≤ V <sub>DD</sub> < 2.7 V                                    | 10  |     |     |        |
| t <sub>SDIH</sub>     | SDI hold time, 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V                                    | 5   | 5   |     | ns     |
| •                     | SYNC to SCLK falling edge setup time, 1.7 V ≤ V <sub>DD</sub> < 2.7 V             | 36  |     |     | no     |
| t <sub>CSS</sub>      | SYNC to SCLK falling edge setup time, 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V             | 18  |     |     | ns     |
| t <sub>CSH</sub>      | SCLK falling edge to SYNC rising edge, 1.7 V ≤ V <sub>DD</sub> < 2.7 V            | 10  |     |     | 20     |
|                       | SCLK falling edge to <del>SYNC</del> rising edge, 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | 5   |     |     | ns     |
| +                     | SYNC high time, 1.7 V ≤ V <sub>DD</sub> < 2.7 V                                   | 50  |     |     | no     |
| t <sub>CSHIGH</sub>   | SYNC high time, 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V                                   | 25  |     |     | ns     |
|                       |                                                                                   |     |     |     |        |

# 5.7 Timing Requirements: Logic

all input signals are timed from VIL to 70% of  $V_{DD}$ , 1.8 V  $\leq$   $V_{DD} \leq$  5.5 V, 1.8 V  $\leq$   $V_{REFIN} \leq$   $V_{DD}$ ,  $-40^{\circ}C \leq$   $T_{A} \leq$  +125°C,  $V_{pullup} = V_{DD}$  for 1.8 V  $\leq$   $V_{DD} \leq$  2.7 V,  $V_{pullup} =$  2.7 V or  $V_{DD}$  for 2.7 V  $\leq$   $V_{DD} \leq$  5.5 V

| panap L              | 75 DD - Pallap DD DD                                                   |     |         |      |
|----------------------|------------------------------------------------------------------------|-----|---------|------|
|                      |                                                                        | MIN | NOM MAX | UNIT |
| +                    | SYNC rising edge to LDAC falling edge, 1.7 V ≤ V <sub>DD</sub> < 2.7 V | 100 |         | 200  |
| <sup>t</sup> CS2LDAC | SYNC rising edge to LDAC falling edge, 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | 50  |         | ns   |
| t <sub>LDACW</sub>   | LDAC low time, 1.7 V ≤ V <sub>DD</sub> < 2.7 V                         | 60  |         | no   |
|                      | LDAC low time, 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V                         | 30  |         | ns   |
| t <sub>CLRW</sub>    | CLR low time, 1.7 V ≤ V <sub>DD</sub> < 2.7 V                          | 60  |         |      |
|                      | CLR low time, 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V                          | 30  |         | ns   |

# **5.8 Timing Diagrams**



Figure 5-1. Serial Interface Timing Diagram



# 5.9 Typical Characteristics: Static Performance

























# **5.10 Typical Characteristics: Dynamic Performance**

at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5.5 V, reference = 5.5 V, 12-bit resolution, and DAC outputs unloaded (unless otherwise noted)



Figure 5-40. Power-On Glitch



at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5.5 V, reference = 5.5 V, 12-bit resolution, and DAC outputs unloaded (unless otherwise noted)





## **5.11 Typical Characteristics: General**





# **5.11 Typical Characteristics: General (continued)**





# **6 Detailed Description**

### 6.1 Overview

The 8-bit DAC43508, 10-bit DAC53508, and 12-bit DAC63508 (DACx3508) are a pin-compatible family of eight-channel, buffered voltage-output digital-to-analog converters (DACs). With an external reference ranging from 1.8 V to 5.5 V, a full-scale output voltage of 1.8 V to 5.5 V is achievable. These devices are specified monotonic across the power-supply range.

Communication to the devices is established through a three-wire SPI-compatible interface. These devices do not support readback operation. These devices include a load DAC ( $\overline{\text{LDAC}}$ ) pin for simultaneous DAC updates and a clear ( $\overline{\text{CLR}}$ ) pin for setting the outputs to zero scale.

The DACx3508 devices are characterized for operation over the temperature range of –40°C to +125°C and are available in tiny QFN packages.

# 6.2 Functional Block Diagram



### **6.3 Feature Description**

### 6.3.1 Digital-to-Analog Converter (DAC) Architecture

Each output channel in the DACx3508 family of devices consists of string architecture with an output buffer amplifier. Figure 6-1 shows a block diagram of the DAC architecture.



Figure 6-1. DACx3508 DAC Architecture

#### 6.3.1.1 DAC Transfer Function

The device writes the input data to the individual DAC Data registers in straight binary format. After a power-on or a reset event, the device sets all DAC registers to zero-code. Equation 1 shows DAC transfer function.

$$V_{OUTX} = \frac{DACn_DATA}{2^N} \times V_{REFIN}$$
 (1)

#### where:

- N = resolution in bits: 8 (DAC43508), 10 (DAC53508), or 12 (DAC63508)
- · DACn DATA is the decimal equivalent of the binary code that is loaded to the DAC register
- DACn DATA ranges from 0 to 2<sup>N</sup> 1
- V<sub>RFFIN</sub> is the DAC reference voltage

## 6.3.1.2 DAC Register Update and LDAC Functionality

The device stores the data written to the DAC data registers in the DAC buffer registers. Transfer of data from the DAC buffer registers to the DAC active registers can be set to happen immediately (asynchronous mode) or initiated by an LDAC trigger (synchronous mode). After the DAC active registers are updated, the DAC outputs change to the new values.

The update mode for each DAC channel is determined by the status of  $\overline{\text{LDAC}}$  pin.

In asynchronous mode (LDAC = low before the DAC write command), a write to the DAC data register results in an immediate update of the DAC active register and DAC output at the 24th rising-edge of the clock.

In synchronous mode (LDAC = high before the DAC write command), writing to the DAC data register does not automatically update the DAC output. Instead, the update occurs only after LDAC is pulled low. The synchronous update mode enables simultaneous update of all DAC outputs.

### 6.3.1.3 CLR Functionality

The  $\overline{\text{CLR}}$  pin is an asynchronous input pin to the DAC. When this pin is pulled low, the DAC buffers and the DAC active registers are set to zero code.

#### 6.3.1.4 Output Amplifier

The output buffer amplifier generates rail-to-rail voltages on the output, giving a maximum output range of 0 V to  $V_{DD}$ . Equation 1 shows that the full-scale output range of the DAC output is determined by the voltage on the VREFIN pin

#### 6.3.2 Reference

The DACx3508 require an external reference to operate. However, the reference pin, VREFIN, and the supply pin, VDD, can be tied together. The reference input pin voltage ranges from 1.8 V to  $V_{DD}$ . The typical input impedance of this pin when all the channels are powered on is 24 k $\Omega$ .

### 6.3.3 Power-On Reset (POR)

The DACx3508 family of devices includes a power-on reset (POR) function that controls the output voltage at power up. After the  $V_{DD}$  supply has been established, a POR event is issued. The POR causes all registers to initialize to default values, and communication with the device is valid only after a 5-ms delay, when  $V_{DD}$  reaches DAC operating range. The default value for the DAC data registers is zero code. The DAC output remains at the power-up voltage until a valid command is written to a channel.

When the device powers up, a POR circuit sets the device to the default mode. The POR circuit requires specific  $V_{DD}$  levels, as indicated in Figure 6-2, to discharge the internal capacitors and reset the device on power up. To trigger a POR,  $V_{DD}$  must be less than 0.7 V for at least 1 ms. When  $V_{DD}$  drops to less than 1.7 V but remains greater than 0.7 V (shown as the undefined region), the device does not reset successfully under all specified temperature and power-supply conditions. In this case, initiate a POR. When  $V_{DD}$  remains greater than 1.7 V, a POR does not occur.



Figure 6-2. Threshold Levels for  $V_{DD}$  POR Circuit

#### 6.3.4 Software Reset

A device software reset event is initiated by writing the reserved code 1010b to the SW\_RST bit in the STATUS\_TRIGGER register.



### 6.4 Device Functional Modes

The DACx3508 has two modes of operation: normal and power-down.

#### 6.4.1 Power-Down Mode

The DACx3508 DAC output amplifiers can be independently or globally powered down (10 k $\Omega$  to A<sub>GND</sub>) through the DEVICE\_CONFIG register. In global power down mode, the device consumes 50  $\mu$ A (V<sub>DD</sub> = 1.8 V). At power-up, all output channels buffer amplifiers start in power-down (10 k $\Omega$ -AGND) mode until a power-up command is issued by writing 0 to the per-channel power-down register bits.

## 6.5 Programming

### 6.5.1 Serial Peripheral Interface (SPI)

The DACx3508 supports a three-wire SPI with write-only functionality. An SPI write cycle for DACx3508 is initiated by asserting the  $\overline{\text{SYNC}}$  pin low. The serial clock, SCLK, can be a continuous or gated clock. SDI data are clocked on SCLK falling edges. The SPI frame for DACx3508 is 24 bits long; therefore, the  $\overline{\text{SYNC}}$  pin must stay low for at least 24 SCLK falling edges. The write cycle ends when the  $\overline{\text{SYNC}}$  pin is deasserted high. If the write cycle contains less than the minimum clock edges, the communication is ignored. If the write cycle contains more than the minimum clock edges, only the first 24 bits are used by the device.

Table 6-1 describes the format for the 24-bit SPI write access cycle. The first byte input to SDI is the instruction cycle. The instruction cycle identifies the request as the 8-bit address to be written. The last 16 bits in the cycle form the data cycle.

Table 6-1. SPI Write Access Cycle

|       |        | •                                                                                                |
|-------|--------|--------------------------------------------------------------------------------------------------|
| BIT   | FIELD  | DESCRIPTION                                                                                      |
| 23-16 | A[7:0] | Register address: specifies the register to be accessed during the write operation.              |
| 15-0  | • •    | Data cycle bits: The data cycle bits are the values written to the register with address A[7:0]. |



# 7 Register Map

22

Table 7-1. Register Map

|                                | REGISTER |         |                                                   |                                                   |    | -1. IXCGIS | <u> </u>   | ATA BITS   |             |            |            |      |      |      |  |
|--------------------------------|----------|---------|---------------------------------------------------|---------------------------------------------------|----|------------|------------|------------|-------------|------------|------------|------|------|------|--|
| REGISTER NAME                  | ADDRESS  |         | MSDE                                              | 3                                                 |    |            | LSDB       |            |             |            |            |      |      |      |  |
|                                | B23-B16  | B15-B12 | B11                                               | B10                                               | В9 | B8         | B7         | В6         | B5          | B4         | В3         | B2   | B1   | В0   |  |
| DEVICE_CONFIG<br>(Section 7.1) | 01h      | Х       |                                                   | RESERVE                                           | )  | PDN-All    | PDNH       | PDNG       | PDNF        | PDNE       | PDND       | PDNC | PDNB | PDNA |  |
| STATUS_TRIGGER (Section 7.2)   | 02h      | Х       |                                                   |                                                   |    | )          | X          |            |             |            |            | SW_  | RST  |      |  |
| BRDCAST<br>(Section 7.3)       | 03h      | Х       |                                                   |                                                   | E  | BRDCAST_E  | DATA[11:0] | / BRDCAS   | Γ_DATA[9:0  | ] / BRDCAS | ST_DATA[7: | 0]   |      |      |  |
| DACA_DATA<br>(Section 7.4)     | 08h      | Х       |                                                   | DACA_DATA[11:0] / DACA_DATA[9:0] / DACA_DATA[7:0] |    |            |            |            |             |            |            |      |      |      |  |
| DACB_DATA<br>(Section 7.4)     | 09h      | Х       | DACB_DATA[11:0] / DACB_DATA[9:0] / DACB_DATA[7:0] |                                                   |    |            |            |            |             |            |            |      |      |      |  |
| DACC_DATA<br>(Section 7.4)     | 0Ah      | Х       |                                                   |                                                   |    | DACC       | _DATA[11:0 | 0] / DACC_ | DATA[9:0] / | DACC_DA    | TA[7:0]    |      |      |      |  |
| DACD_DATA<br>(Section 7.4)     | 0Bh      | Х       |                                                   |                                                   |    | DACD       | _DATA[11:0 | 0] / DACD_ | DATA[9:0] / | DACD_DA    | TA[7:0]    |      |      |      |  |
| DACE_DATA<br>(Section 7.4)     | 0Ch      | Х       |                                                   |                                                   |    | DACE       | _DATA[11:0 | 0] / DACE_ | DATA[9:0] / | DACE_DA    | TA[7:0]    |      |      |      |  |
| DACF_DATA<br>(Section 7.4)     | 0Dh      | Х       |                                                   | DACF_DATA[11:0] / DACF_DATA[9:0] / DACF_DATA[7:0] |    |            |            |            |             |            |            |      |      |      |  |
| DACG_DATA<br>(Section 7.4)     | 0Eh      | Х       |                                                   | DACG_DATA[11:0] / DACG_DATA[9:0] / DACG_DATA[7:0] |    |            |            |            |             |            |            |      |      |      |  |
| DACH_DATA<br>(Section 7.4)     | 0Fh      | ×       |                                                   |                                                   |    | DACH_      | _DATA[11:0 | ] / DACH_[ | DATA[9:0] / | DACAH_DA   | ATA[7:0]   |      |      |      |  |

Table 7-2. Register Section/Block Access Type Codes

| Access Type | Code | Description                            |
|-------------|------|----------------------------------------|
| W           | W    | Write only                             |
| W           | Х    | Don't care                             |
| -n          |      | Value after reset or the default value |



# 7.1 DEVICE\_CONFIG Register (address = 01h) [reset = 00FFh]

Figure 7-1. DEVICE\_CONFIG Register

| 15 | 14 | 13  | 12 | 11 | 10       | 9 | 8       | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----|----|-----|----|----|----------|---|---------|------|------|------|------|------|------|------|------|
|    |    | X   |    | F  | RESERVED |   | PDN-All | PDNH | PDNG | PDNF | PDNE | PDND | PDNC | PDNB | PDNA |
|    | W  | -0h |    |    | W-0h     |   | W-0h    |      |      |      | W-I  | -Fh  |      |      |      |

Table 7-3. DEVICE\_CONFIG Register Field Descriptions

| BIT   | FIELD    | TYPE | RESET | DESCRIPTION                                                                                                                    |
|-------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------|
| 15-12 | X        | W    | 0h    | Don't care                                                                                                                     |
| 11-9  | RESERVED | W    | 0h    | Reserved                                                                                                                       |
| 8     | PDN-All  | W    | Oh    | Global power down bit:  0: Normal operation 1: All DAC channels and internal biasing blocks are powered down.                  |
| 7-0   | PDNx     | W    | FFh   | Channel-specific power down bits:  0: DACx powered up  1: DACx powered down with 10 kΩ pulldown resistor to A <sub>GND</sub> . |

# 7.2 STATUS\_TRIGGER Register (address = 02h) [reset = 0000h]

Figure 7-2. STATUS\_TRIGGER Register



### Table 7-4. STATUS\_TRIGGER Register Field Descriptions

| BIT  | FIELD  | TYPE | RESET | DESCRIPTION                                                                                              |
|------|--------|------|-------|----------------------------------------------------------------------------------------------------------|
| 15-4 | X      | W    | 000h  | Don't care                                                                                               |
| 3-0  | SW_RST | W    | _ ·   | Device resets to default value when this bit field is set to 1010b. Other values do not have any impact. |



# 7.3 BRDCAST Register (address = 03h) [reset = 0000h]

Figure 7-3. BRDCAST Register

|    |    |     |    |    |    |        |         |           | _      |         |          |        |          |   |   |
|----|----|-----|----|----|----|--------|---------|-----------|--------|---------|----------|--------|----------|---|---|
| 15 | 14 | 13  | 12 | 11 | 10 | 9      | 8       | 7         | 6      | 5       | 4        | 3      | 2        | 1 | 0 |
|    | )  | <   |    |    |    | BRDCAS | ST_DATA | (11:0], B | RDCAST | _DATA[9 | :0], BRD | CAST_D | ATA[7:0] |   |   |
|    | W- | -0h |    |    |    |        |         |           | W-0    | 000h    |          |        |          |   |   |

**Table 7-5. BRDCAST Register Field Descriptions** 

| BIT   | FIELD                                                          | TYPE | RESET | DESCRIPTION                                                                                                                                                                                                                                                                                                |
|-------|----------------------------------------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-12 | x                                                              | W    | 0h    | Don't care                                                                                                                                                                                                                                                                                                 |
| 11-0  | BRDCAST_DATA[11:0],<br>BRDCAST_DATA[9:0],<br>BRDCAST_DATA[7:0] | W    | 000h  | Writing to the BRDCAST register forces the DAC channel to update the active register data to BRDCAST_DATA.  Data are MSB-aligned in straight-binary format and follow the format below:  DAC43508: { DATA[7:0], X, X, X, X }  DAC53508: { DATA[9:0], X, X }  DAC63508: { DATA[11:0] }  X – Don't care bits |

# 7.4 DACn\_DATA Register (address = 08h to 0Fh) [reset = 0000h]

Figure 7-4. DACn\_DATA Register



Table 7-6. DACn\_DATA Register Field Descriptions

| BIT   | FIELD                                                 | TYPE | RESET | DESCRIPTION                                                                                                                                                                                                                                                                                                         |
|-------|-------------------------------------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-12 | X                                                     | W    | 0h    | Don't care                                                                                                                                                                                                                                                                                                          |
| 11-0  | DACn_DATA[11:0],<br>DACn_DATA[9:0],<br>DACn_DATA[7:0] | W    | 000h  | Writing to the DACn_DATA register forces the respective DAC channel to update the active register data to the DACn_DATA. Data are MSB-aligned in straight-binary format and follow the format below: DAC43508: { DATA[7:0], X, X, X, X } DAC53508: { DATA[9:0], X, X } DAC63508: { DATA[11:0] } X - Don't care bits |



# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## **8.1 Application Information**

The DACx3508 is a buffered output, eight-channel, low-power DAC available in a tiny 3-mm x 3-mm package. The multichannel, low power, and small package makes this DAC an excellent choice for general-purpose applications in wide range of end equipment. Some of the most-common applications for these devices are LED biasing-in multifunction printers, power-supply supervision with programmable comparators, offset and gain trimming in precision circuits, and power-supply margining.

## 8.2 Typical Applications

## 8.2.1 Programmable LED Biasing

End equipments such as multifunction printers, projectors and electronic point-of-sale (EPOS) require a steady luminous intensity from the LED. Figure 8-1 shows a simplified circuit diagram for biasing an LED using the DAC53508.



Figure 8-1. Programmable LED Biasing

#### 8.2.1.1 Design Requirements

- Programmable constant current through an LED tied to a power supply on one end
- DAC output range: 0 V to 5 V
- LED current range: 0 mA to 20 mA



#### 8.2.1.2 Detailed Design Procedure

The DAC is used to set the source current of a MOSFET using a unity-gain buffer, as shown in Figure 8-1. Connect the LED between the power supply and the drain of the MOSFET. This configuration allows the DAC to control or set the amount of current through the LED. The buffer following the DAC controls the gate-source voltage of the MOSFET inside the feedback loop, thus compensating this drop and corresponding drift due to temperature, current, and ageing of the MOSFET. The current set by the DAC that flows through the LED is calculated with Equation 2. To generate 0 mA to 20 mA from a 0 V to 5 V DAC output range, a 250- $\Omega$  R<sub>SET</sub> is required.

$$I_{SET} = \frac{V_{DAC}}{R_{SET}}$$
 (2)

The following pseudocode is provided to help get started with the LED biasing application:

```
//SYNTAX: WRITE <REGISTER NAME(Hex Code)>, <DATA>
//Power-up the device and channels
WRITE DEVICE_CONFIG(0x01), 0x0000
//Program mid code (or the desired voltage) on all channels
WRITE DACA_DATA(0x08), 0x07FC //10-bit MSB aligned
WRITE DACB_DATA(0x09), 0x07FC //10-bit MSB aligned
WRITE DACC_DATA(0x0A), 0x07FC //10-bit MSB aligned
WRITE DACD_DATA(0x0B), 0x07FC //10-bit MSB aligned
WRITE DACB_DATA(0x0C), 0x07FC //10-bit MSB aligned
WRITE DACF_DATA(0x0D), 0x07FC //10-bit MSB aligned
WRITE DACG_DATA(0x0E), 0x07FC //10-bit MSB aligned
WRITE DACH_DATA(0x0F), 0x07FC //10-bit MSB aligned
WRITE DACH_DATA(0x0F), 0x07FC //10-bit MSB aligned
```

### 8.2.1.3 Application Curve



Figure 8-2. DC Transfer Characteristics of LED Biasing Circuit



## 8.2.2 Programmable Window Comparator

End equipment that use a centralized power supply (such as network servers, optical modules, and others) require the monitoring of power buses to protect the components. This monitoring or supervision is accomplished using a window comparator. A window comparator monitors a signal input for upper- and lower-threshold violations. A trigger signal is generated when the threshold violations occur. Multichannel monitoring is required to supervise all power supplies available in a module. The DACx3508 provides an easy-to-use, low-footprint method to address this requirement. Figure 8-3 shows how the DAC53508 is used to create a programmable window comparator.



Figure 8-3. Programmable Window Comparator

### 8.2.2.1 Design Requirements

Voltage to be monitored: 5 V
High threshold: 5 V + 10%
Low threshold: 5 V - 10%

Trigger output: 3.3-V open-drain single output

### 8.2.2.2 Detailed Design Procedure

Figure 8-3 provides an example in which a single DAC channel is used to compare both high and low thresholds. A dual comparator is used per DAC channel, as shown. A voltage divider formed by resistors  $R_A$  and  $R_B$  are used to bring the signal level within the DAC range. Another pair of resistors,  $R_1$  and  $R_2$ , are used to settle the low threshold as a factor of the high threshold. This configuration allows the use of a single DAC channel to monitor both the high- and low-threshold levels. Use open-drain comparators to provide the following advantages.

- · Generate a logic output level appropriate for the monitoring processor
- Allow shorting of the two outputs to generate a single trigger

In the circuit depicted in Figure 8-3, the output of the circuit remains high as long as the signal input remains within the high- and low-threshold levels. Upon violation of any one threshold, the output goes low. Equation 3 provides the derivation of the low threshold voltage from the high threshold set by the DAC.

$$V_{\text{THLD}-\text{LO}} = V_{\text{DAC}} \times \left(\frac{R_2}{R_1 + R_2}\right) \tag{3}$$



To monitor a power supply of 5 V within  $\pm 10\%$ , place the nominal value at the DAC midcode. The output range of the DACx3508 is 0 V to 5 V, thus the midcode voltage output is 2.5 V. Therefore,  $R_A$  and  $R_B$  are chosen so that the voltage to be compared is 2.5 V. For this example,  $R_A$  equals  $R_B$ ; use 10-k $\Omega$  resistors for both. One channel of the DACx3508 must be programmed to  $V_{THLD-HI}$  (for example, 2.5 V + 5% = 2.625 V). This result corresponds to a 10-bit DAC code of  $(2^{10}$  / 5 V) × 2.625 V = 537.6 (0x21Ah). To generate  $V_{THLD-LO}$  (for example, 2.5 V - 5% = 2.405 V) from 2.625 V, the values of  $R_1$  and  $R_2$  are calculated as 7.5 k $\Omega$  and 82 k $\Omega$ , respectively, using Equation 3.

The following pseudocode is provided to help get started with the programmable window comparator application at the desired DAC value.

```
//SYNTAX: WRITE <REGISTER NAME(Hex Code)>, <DATA>
//Power-up the device and channels
WRITE DEVICE_CONFIG(0x01), 0x0000
//Program 2.625V on channel A
WRITE DACA_DATA(0x08), 0x0868 //10-bit MSB aligned
```

### 8.2.2.3 Application Curve



Figure 8-4. Programmable Comparator Output Waveform

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



## 8.3 Power Supply Recommendations

The DACx3508 family of devices does not require specific supply sequencing. These devices require a single power supply,  $V_{DD}$ . A 0.1- $\mu$ F decoupling capacitor is recommended for the  $V_{DD}$  pin.

## 8.4 Layout

### 8.4.1 Layout Guidelines

The DACx3508 pinout separates the analog, digital, and power pins for an optimized layout. For signal integrity, separate digital and analog traces and place decoupling capacitors close to the device pins.

## 8.4.2 Layout Example

Figure 8-5 shows an example layout drawing with decoupling capacitors and pullup resistors.



Figure 8-5. Layout Example



# 9 Device and Documentation Support

## 9.1 Documentation Support

#### 9.1.1 Related Documentation

For related documentation see the following: Texas Instruments, DAC53608EVM user's guide

## 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 9.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Revision * (December 2023) to Revision A (May 2024)                                                                                                                                                                                | Page            |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| • | Added DAC63508 and associated content                                                                                                                                                                                                          | 1               |
| • | Deleted INL from 1st Features bullet                                                                                                                                                                                                           | 1               |
| • | Added exceptions for "current into any pin" in the Absolute Maximum Ratings                                                                                                                                                                    | 4               |
| • | Updated footnotes in the Electrical characteristics                                                                                                                                                                                            | <mark>5</mark>  |
| • | Added 12-bit resolution in Electrical Characteristics                                                                                                                                                                                          | <mark>5</mark>  |
| • | Added INL data for 12-bit resolution in Electrical Characteristics                                                                                                                                                                             | 5               |
| • | Updated DAC codes in the test conditions for DC output impedance in the Electrical Characteristics                                                                                                                                             | <mark>5</mark>  |
| • | Updated the reference input impedance value in the Electrical Characteristics                                                                                                                                                                  | 5               |
| • | Moved plots and updated section titles to better organize all Typical Characteristics                                                                                                                                                          | 8               |
| • | Changed all plots to accommodate data for 12-bit resolution in all Typical Characteristics                                                                                                                                                     | 8               |
| • | Added the resolution information to the header test conditions for all Typical Characteristics                                                                                                                                                 | 8               |
| • | Updated plot test conditions for Figure 5-36, <i>Glitch Impulse, Rising Edge, 4-LSB Step</i> ; Figure 5-37, <i>Glit Impulse, Falling Edge, 4-LSB Step</i> ; Figure 5-38, <i>Full-Scale Settling Time, Rising Edge</i> ; Figure 5-39, <i>Fu</i> |                 |
|   | Scale Settling Time, Falling Edge in Typical Characteristics: Dynamic Performance                                                                                                                                                              | 14              |
| • | Changed "end of SPI frame" to "24th rising-edge of the clock" in DAC Register Update and LDAC                                                                                                                                                  |                 |
|   | Functionality                                                                                                                                                                                                                                  | 19              |
| • | Changed from 12.5 kΩ to 24 kΩ in <i>Reference</i>                                                                                                                                                                                              | <mark>20</mark> |

Submit Document Feedback



#### www.ti.com

| • | Changed 0x1010 to 1010b in Software Reset                                                | 20              |
|---|------------------------------------------------------------------------------------------|-----------------|
|   | Updated sentence to specify global power down current more accurately in Power-Down Mode |                 |
|   | Updated BRDCAST DATA and DACn DATA bits from B11 till B0 in the Register Map             |                 |
| • | Changed Command Bits to Register Address in the Register Map table header                | <mark>22</mark> |
|   | Changed 1010 to 1010b in the STATUS TRIGGER Register                                     |                 |
|   | Updated B11:B0 to accommodate 12-bit resolution in the DACn_DATA Register                |                 |
|   |                                                                                          |                 |

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 4-Dec-2025

### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                |              |              |
| DAC43508RTER          | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | D43508       |
| DAC43508RTER.A        | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | D43508       |
| DAC43508RTERG4        | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | D43508       |
| DAC43508RTERG4.A      | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | D43508       |
| DAC53508RTER          | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | D53508       |
| DAC53508RTER.A        | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | D53508       |
| DAC53508RTET          | Active | Production    | WQFN (RTE)   16 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | D53508       |
| DAC53508RTET.A        | Active | Production    | WQFN (RTE)   16 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | D53508       |
| DAC63508RTER          | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes  | FULL NIPDAU   | Level-1-260C-UNLIM | -40 to 125   | D63508       |
| DAC63508RTER.A        | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes  | FULL NIPDAU   | Level-1-260C-UNLIM | -40 to 125   | D63508       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# PACKAGE OPTION ADDENDUM

www.ti.com 4-Dec-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com 18-Jun-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DAC43508RTER   | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| DAC43508RTERG4 | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| DAC53508RTER   | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| DAC53508RTET   | WQFN            | RTE                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| DAC63508RTER   | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com 18-Jun-2025



### \*All dimensions are nominal

| 7 til dillionorolono di o mominar |              |                 |      |      |             |            |             |
|-----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| DAC43508RTER                      | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| DAC43508RTERG4                    | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| DAC53508RTER                      | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| DAC53508RTET                      | WQFN         | RTE             | 16   | 250  | 210.0       | 185.0      | 35.0        |
| DAC63508RTER                      | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |

3 x 3, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025