

## HD3SS3412A 4-Channel High-Performance Differential Switch

### 1 Features

- Compatible With Multiple Interface Standards Operating up to 12 Gbps Including PCI Express Gen III and USB 3.0
- Wide –3-dB Differential BW of Over 8 GHz
- Excellent Dynamic Characteristics (at 4 GHz)
  - Crosstalk = –35 dB
  - Off Isolation = –19 dB
  - Insertion Loss = –1.5 dB
  - Return Loss = –11 dB
- Bidirectional "MUX/De-MUX" Type Differential Switch
- VDD Operating Range 3.3 V  $\pm$ 10%
- Small 3.5-mm  $\times$  9.0-mm, 42-Pin WQFN Package
- Common Industry Standard Pinout
- Supports XAUI and SGMII

### 2 Applications

- Desktop and Notebook PCs
- Server and Storage Area Networks
- PCI Express Backplanes
- Shared I/O Ports

**HD3SS3412A Pinout**



### 3 Description

The HD3SS3412A device is a high-speed passive switch capable of switching four differential channels, including applications such as two full PCI Express x1 lanes from one source to one of two target locations in a PC or server application. With its bidirectional capability, the HD3SS3412A also supports applications that allow connections between one target and two source devices, such as a shared peripheral between two platforms. The HD3SS3412A has a single control line (SEL pin) which can be used to control the signal path between Port A and either Port B or Port C.

The HD3SS3412A is offered in an industry standard 42-pin WQFN package available in a common footprint shared by several other vendors. The device is specified to operate from a single supply voltage of 3.3 V over the full temperature range of 0°C to 70°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)          |
|-------------|-----------|--------------------------|
| HD3SS3412A  | WQFN (42) | 9.00 mm $\times$ 3.50 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

**HD3SS3412A Switch Flow Through Routing**



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

## Table of Contents

|          |                                          |           |           |                                                         |           |
|----------|------------------------------------------|-----------|-----------|---------------------------------------------------------|-----------|
| <b>1</b> | <b>Features</b>                          | <b>1</b>  | 9.2       | Functional Block Diagram                                | 12        |
| <b>2</b> | <b>Applications</b>                      | <b>1</b>  | 9.3       | Feature Description                                     | 13        |
| <b>3</b> | <b>Description</b>                       | <b>1</b>  | 9.4       | Device Functional Modes                                 | 13        |
| <b>4</b> | <b>Revision History</b>                  | <b>2</b>  | <b>10</b> | <b>Application and Implementation</b>                   | <b>14</b> |
| <b>5</b> | <b>Description (continued)</b>           | <b>3</b>  | 10.1      | Application Information                                 | 14        |
| <b>6</b> | <b>Pin Configuration and Functions</b>   | <b>3</b>  | 10.2      | Typical Application                                     | 15        |
| <b>7</b> | <b>Specifications</b>                    | <b>6</b>  | <b>11</b> | <b>Power Supply Recommendations</b>                     | <b>17</b> |
| 7.1      | Absolute Maximum Ratings                 | 6         | <b>12</b> | <b>Layout</b>                                           | <b>17</b> |
| 7.2      | ESD Ratings                              | 6         | 12.1      | Layout Guidelines                                       | 17        |
| 7.3      | Recommended Operating Conditions         | 6         | 12.2      | Layout Example                                          | 17        |
| 7.4      | Thermal Information                      | 6         | <b>13</b> | <b>Device and Documentation Support</b>                 | <b>18</b> |
| 7.5      | Electrical Characteristics               | 7         | 13.1      | Receiving Notification of Documentation Updates         | 18        |
| 7.6      | Dissipation Ratings                      | 7         | 13.2      | Community Resources                                     | 18        |
| 7.7      | Typical Characteristics                  | 9         | 13.3      | Trademarks                                              | 18        |
| <b>8</b> | <b>Parameter Measurement Information</b> | <b>10</b> | 13.4      | Electrostatic Discharge Caution                         | 18        |
| <b>9</b> | <b>Detailed Description</b>              | <b>12</b> | 13.5      | Glossary                                                | 18        |
| 9.1      | Overview                                 | 12        | <b>14</b> | <b>Mechanical, Packaging, and Orderable Information</b> | <b>18</b> |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES            |
|---------------|----------|------------------|
| December 2017 | *        | Initial release. |

## 5 Description (continued)

The HD3SS3412A is a generic 4-CH high-speed MUX/de-MUX type of switch that can be used for routing high-speed signals between two different locations on a circuit board. Although it was designed specifically to address PCI Express Gen III applications, the HD3SS3412A will also support several other high-speed data protocols with a differential amplitude of <1800 mVpp and a common-mode voltage of < 2.0 V, as with USB 3.0 and DisplayPort 1.2. The device's one select input (SEL) pin can easily be controlled by an available GPIO pin within a system or from a microcontroller.

## 6 Pin Configuration and Functions



### Pin Functions

| PIN                  |     | I/O | DESCRIPTION                                   |
|----------------------|-----|-----|-----------------------------------------------|
| NAME                 | NO. |     |                                               |
| <b>SWITCH PORT A</b> |     |     |                                               |
| A0+                  | 2   | I/O | Port A, Channel 0, High-Speed Positive Signal |
| A0-                  | 3   | I/O | Port A, Channel 0, High-Speed Negative Signal |
| A1+                  | 6   | I/O | Port A, Channel 1, High-Speed Positive Signal |
| A1-                  | 7   | I/O | Port A, Channel 1, High-Speed Negative Signal |
| A2+                  | 11  | I/O | Port A, Channel 2, High-Speed Positive Signal |
| A2-                  | 12  | I/O | Port A, Channel 2, High-Speed Negative Signal |
| A3+                  | 15  | I/O | Port A, Channel 3, High-Speed Positive Signal |
| A3-                  | 16  | I/O | Port A, Channel 3, High-Speed Negative Signal |
| <b>SWITCH PORT B</b> |     |     |                                               |
| B0+                  | 38  | I/O | Port B, Channel 0, High-Speed Positive Signal |
| B0-                  | 37  | I/O | Port B, Channel 0, High-Speed Negative Signal |

**Pin Functions (continued)**

| PIN  |     | I/O | DESCRIPTION                                   |
|------|-----|-----|-----------------------------------------------|
| NAME | NO. |     |                                               |
| B1+  | 36  | I/O | Port B, Channel 1, High-Speed Positive Signal |
| B1–  | 35  | I/O | Port B, Channel 1, High-Speed Negative Signal |
| B2+  | 29  | I/O | Port B, Channel 2, High-Speed Positive Signal |
| B2–  | 28  | I/O | Port B, Channel 2, High-Speed Negative Signal |
| B3+  | 27  | I/O | Port B, Channel 3, High-Speed Positive Signal |
| B3–  | 26  | I/O | Port B, Channel 3, High-Speed Negative Signal |

**Pin Functions (continued)**

| PIN                                    |            | I/O    | DESCRIPTION                                                                       |
|----------------------------------------|------------|--------|-----------------------------------------------------------------------------------|
| NAME                                   | NO.        |        |                                                                                   |
| <b>SWITCH PORT C</b>                   |            |        |                                                                                   |
| C0+                                    | 34         | I/O    | Port C, Channel 0, High-Speed Positive Signal                                     |
| C0-                                    | 33         | I/O    | Port C, Channel 0, High-Speed Negative Signal                                     |
| C1+                                    | 32         | I/O    | Port C, Channel 1, High-Speed Positive Signal                                     |
| C1-                                    | 31         | I/O    | Port C, Channel 1, High-Speed Negative Signal                                     |
| C2+                                    | 25         | I/O    | Port C, Channel 2, High-Speed Positive Signal                                     |
| C2-                                    | 24         | I/O    | Port C, Channel 2, High-Speed Negative Signal                                     |
| C3+                                    | 23         | I/O    | Port C, Channel 3, High-Speed Positive Signal                                     |
| C3-                                    | 22         | I/O    | Port C, Channel 3, High-Speed Negative Signal                                     |
| <b>CONTROL, SUPPLY, AND NO CONNECT</b> |            |        |                                                                                   |
| NC                                     | 8          | —      | Electrically not connected. May connect to VDD or GND, or leave unconnected.      |
|                                        | 18         |        |                                                                                   |
|                                        | 42         |        |                                                                                   |
| GND                                    | 1          | Supply | Negative power supply voltage                                                     |
|                                        | 4          |        |                                                                                   |
|                                        | 10         |        |                                                                                   |
|                                        | 14         |        |                                                                                   |
|                                        | 17         |        |                                                                                   |
|                                        | 19         |        |                                                                                   |
|                                        | 21         |        |                                                                                   |
|                                        | 39         |        |                                                                                   |
|                                        | 41         |        |                                                                                   |
|                                        | Center Pad |        |                                                                                   |
| SEL                                    | 9          | I      | Select between port B or port C. Internally tied to GND through a 100-kΩ resistor |
| VDD                                    | 5          | Supply | Positive power supply voltage                                                     |
|                                        | 13         |        |                                                                                   |
|                                        | 20         |        |                                                                                   |
|                                        | 30         |        |                                                                                   |
|                                        | 40         |        |                                                                                   |

## 7 Specifications

### 7.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                                |                                         | MIN  | MAX            | UNIT |
|--------------------------------|-----------------------------------------|------|----------------|------|
| Supply voltage ( $V_{DD}$ )    | Absolute minimum/maximum supply voltage | -0.5 | 4              | V    |
| Voltage                        | Differential I/O                        | -0.5 | 4              | V    |
|                                | Control pin (SEL)                       | -0.5 | $V_{DD} + 0.5$ |      |
| Storage temperature, $T_{stg}$ |                                         | -65  | 150            | °C   |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential voltages, are with respect to network ground terminal.

### 7.2 ESD Ratings

|             |                         | VALUE                                                                          | UNIT  |
|-------------|-------------------------|--------------------------------------------------------------------------------|-------|
| $V_{(ESD)}$ | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±4000 |
|             |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> |       |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

Typical values for all parameters are at  $V_{DD} = 3.3$  V and  $T_A = 25$  °C. (Temperature limits are specified by design)

|                 |                                          | MIN  | NOM | MAX      | UNIT            |
|-----------------|------------------------------------------|------|-----|----------|-----------------|
| $V_{DD}$        | Supply voltage                           | 3.0  | 3.3 | 3.6      | V               |
| $V_{IH}$        | Input high voltage (SEL pin)             | 2.0  |     | $V_{DD}$ | V               |
| $V_{IL}$        | Input low voltage (SEL pin)              | -0.1 |     | 0.8      | V               |
| $V_{I/O\_Diff}$ | Differential voltage (differential pins) | 0    |     | 1.8      | V <sub>PP</sub> |
| $V_{I/O\_CM}$   | Common voltage (differential pins)       | 0    |     | 2.0      | V               |
| $T_A$           | Operating free-air temperature           | 0    |     | 70       | °C              |

### 7.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> | HD3SS3412A                                   | UNIT |
|-------------------------------|----------------------------------------------|------|
|                               | RUA (WQFN)                                   |      |
|                               | 42 PINS                                      |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 53.8 |
| $R_{\theta JC(\text{top})}$   | Junction-to-case (top) thermal resistance    | 38.2 |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 21.9 |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 27.4 |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 5.6  |
| $R_{\theta JC(\text{bot})}$   | Junction-to-case (bottom) thermal resistance | 27.3 |

(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](#) application report.

## 7.5 Electrical Characteristics

Over operating free-air temperature range (unless otherwise noted)

| PARAMETER                | TEST CONDITIONS                                                                                                      | MIN                                                                      | TYP | MAX  | UNIT          |
|--------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----|------|---------------|
| <b>DEVICE PARAMETERS</b> |                                                                                                                      |                                                                          |     |      |               |
| $I_{IH}$                 | $V_{DD} = 3.6 \text{ V}; V_{IN} = VDD$                                                                               |                                                                          |     | 95   | $\mu\text{A}$ |
| $I_{IL}$                 | $V_{DD} = 3.6 \text{ V}; V_{IN} = \text{GND}$                                                                        |                                                                          |     | 1    | $\mu\text{A}$ |
| $I_{LK}$                 | $V_{DD} = 3.6 \text{ V}; V_{IN} = 0 \text{ V}; V_{OUT} = 2 \text{ V}$<br>( $I_{LK}$ On OPEN outputs) [Ports B and C] |                                                                          |     | 130  | $\mu\text{A}$ |
|                          | $V_{DD} = 3.6 \text{ V}, V_{IN} = 2 \text{ V}; V_{OUT} = 0 \text{ V}$<br>( $I_{LK}$ On OPEN outputs) [Port A]        |                                                                          |     | 4    |               |
| $I_{DD}$                 | $V_{DD} = 3.6 \text{ V}; SEL = V_{DD}/\text{GND}; \text{Outputs Floating}$                                           |                                                                          | 4.7 | 6    | $\text{mA}$   |
| $C_{ON}$                 | $V_{IN} = 0 \text{ V}; \text{Outputs Open}; \text{Switch ON}$                                                        |                                                                          | 1.5 |      | $\text{pF}$   |
| $C_{OFF}$                | $V_{IN} = 0 \text{ V}; \text{Outputs Open}, \text{Switch OFF}$                                                       |                                                                          | 1   |      | $\text{pF}$   |
| $R_{ON}$                 | $V_{DD} = 3.3 \text{ V}; V_{CM} = 0.5 \text{ V to } 1.5 \text{ V}; I_O = -8 \text{ mA}$                              |                                                                          | 5   | 8    | $\Omega$      |
| $\Delta R_{ON}$          | ON-resistance match between channels                                                                                 |                                                                          |     | 2    | $\Omega$      |
|                          | ON-resistance match between pairs of the same channel                                                                |                                                                          |     | 0.7  | $\Omega$      |
| $R_{FLAT\_ON}$           | $R_{ON(\text{MAX})} - R_{ON(\text{MAIN})}$                                                                           | $V_{DD} = 3.3 \text{ V}; -0.35 \text{ V} \leq V_{IN} \leq 1.2 \text{ V}$ |     | 1.15 | $\Omega$      |
| $t_{PD}$                 | Switch propagation delay                                                                                             | $R_{SC} \text{ and } R_{LOAD} = 50 \Omega$                               |     | 85   | $\text{ps}$   |
|                          | SEL-to-switch $T_{ON}$                                                                                               | $R_{SC} \text{ and } R_{LOAD} = 50 \Omega$                               |     | 70   | 250           |
|                          | SEL-to-switch $T_{OFF}$                                                                                              |                                                                          |     | 70   | 250           |
| $T_{SKew\_Inter}$        | Inter-pair output skew (CH-CH)                                                                                       | $R_{SC} \text{ and } R_{LOAD} = 50 \Omega$                               |     | 20   | $\text{ps}$   |
| $T_{SKew\_Intra}$        | Intra-pair output skew (bit-bit)                                                                                     | $R_{SC} \text{ and } R_{LOAD} = 50 \Omega$                               |     | 8    | $\text{ps}$   |
| $R_L$                    | Differential return loss (VCM = 0 V)                                                                                 | $f = 0.3 \text{ MHz}$                                                    |     | -28  | $\text{dB}$   |
|                          | Also see <i>Typical Characteristics</i>                                                                              | $f = 2500 \text{ MHz}$                                                   |     | -12  |               |
|                          |                                                                                                                      | $f = 4000 \text{ MHz}$                                                   |     | -11  |               |
| $X_{TALK}$               | Differential Crosstalk(VCM = 0 V)                                                                                    | $f = 0.3 \text{ MHz}$                                                    |     | -90  | $\text{dB}$   |
|                          | Also see <i>Typical Characteristics</i>                                                                              | $f = 2500 \text{ MHz}$                                                   |     | -39  |               |
|                          |                                                                                                                      | $f = 4000 \text{ MHz}$                                                   |     | -35  |               |
| $O_{IRR}$                | Differential Off-Isolation(VCM = 0 V)                                                                                | $f = 0.3 \text{ MHz}$                                                    |     | -75  | $\text{dB}$   |
|                          | Also see <i>Typical Characteristics</i>                                                                              | $f = 2500 \text{ MHz}$                                                   |     | -22  |               |
|                          |                                                                                                                      | $f = 4000 \text{ MHz}$                                                   |     | -19  |               |
| $I_L$                    | Differential Insertion Loss (VCM = 0 V)                                                                              | $f = 0.3 \text{ MHz}$                                                    |     | -0.5 | $\text{dB}$   |
|                          | Also see <i>Typical Characteristics</i>                                                                              | $f = 2500 \text{ MHz}$                                                   |     | -1.1 |               |
|                          |                                                                                                                      | $f = 4000 \text{ MHz}$                                                   |     | -1.5 |               |
| $BW$                     | Bandwidth                                                                                                            | At -3 dB                                                                 |     | 8    | $\text{GHz}$  |

## 7.6 Dissipation Ratings

|       |                   | MIN  | MAX  | UNIT        |
|-------|-------------------|------|------|-------------|
| $P_D$ | Power Dissipation | 15.5 | 21.6 | $\text{mW}$ |


**Figure 1. Switch ON and OFF Timing Diagram**

 $T_{\text{SKEW}_{\text{Inter}}} = \text{Difference between } t_{\text{PD}} \text{ for any two pairs of outputs}$ 
 $T_{\text{SKEW}_{\text{Intra}}} = \text{Difference between } t_{\text{P1}} \text{ and } t_{\text{P2}} \text{ of same pair}$ 
**Figure 2. Propagation Delay Timing Diagram and Test Setup**

## 7.7 Typical Characteristics



Figure 3. Differential Insertion Loss



Figure 4. Differential Return Loss



Figure 5. Differential Crosstalk



Figure 6. Differential Off Isolation

## 8 Parameter Measurement Information



**Figure 7. Cross Talk Measurement Setup**



**Figure 8. Off Isolation Measurement Setup**

### Parameter Measurement Information (continued)



Figure 9. Source Eye Diagram Test Setup



Figure 10. Output Eye Diagram Test Setup

## 9 Detailed Description

### 9.1 Overview

The HD3SS3412A is a high-speed passive switch offered in an industry standard 42-pin WQFN package available in a common footprint shared by several other vendors. The device is specified to operate from a single supply voltage of 3.3 V over the commercial temperature range of 0°C to 70°C. The HD3SS3412A is a generic 4-CH high-speed mux/demux type of switch that can be used for routing high-speed signals between two different locations on a circuit board. Although it was designed specifically to address PCI Express Gen III applications, the HD3SS3412A will also support several other high-speed data protocols with a differential amplitude of < 1800 mVpp and a common-mode voltage of < 2.0 V, as with USB 3.0 and DisplayPort 1.2. The device's one select input (SEL) pin can easily be controlled by an available GPIO pin within a system or from a microcontroller.

### 9.2 Functional Block Diagram



### 9.3 Feature Description

The HD3SS3412A has a single control line (SEL Pin) which can be used to control the signal path between Port A and either Port B or Port C. The one select input (SEL) pin of the device can easily be controlled by an available GPIO pin within a system or from a microcontroller. The input signal is selected using the SEL pin.

**Table 1. Mux Pin Connections<sup>(1)</sup>**

| PORT A CHANNEL | PORT B OR PORT C CHANNEL<br>CONNECTED TO PORT A CHANNEL |         |
|----------------|---------------------------------------------------------|---------|
|                | SEL = L                                                 | SEL = H |
| A0+            | B0+                                                     | C0+     |
| A0–            | B0–                                                     | C0–     |
| A1+            | B1+                                                     | C1+     |
| A1–            | B1–                                                     | C1–     |
| A2+            | B2+                                                     | C2+     |
| A2–            | B2–                                                     | C2–     |
| A3+            | B3+                                                     | C3+     |
| A3–            | B3–                                                     | C3–     |

(1) The HD3SS3412A can tolerate polarity inversions for all differential signals on Ports A, B, and C. Take care to ensure the same polarity is maintained on Port A versus Port B/C.

### 9.4 Device Functional Modes

Table 2 lists the functional modes for the HD3SS3412A.

**Table 2. HD3SS3412A Control Logic**

| CONTROL PIN (SEL) | PORT A TO PORT B<br>CONNECTION STATUS | PORT A TO PORT C<br>CONNECTION STATUS |
|-------------------|---------------------------------------|---------------------------------------|
| L (Default State) | Connected                             | Disconnected                          |
| H                 | Disconnected                          | Connected                             |

## 10 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 10.1 Application Information

#### 10.1.1 AC Coupling Caps

Many interfaces require AC coupling between the transmitter and receiver. The 0402 capacitors are the preferred option to provide AC coupling, and the 0603 size capacitors also work. The 0805 size capacitors and C-packs should be avoided. When placing AC coupling capacitors symmetric placement is best. A capacitor value of 0.1  $\mu$ F is best and the value should be match for the  $\pm$  signal pair. The placement should be along the TX pairs on the system board, which are usually routed on the top layer of the board.

There are several placement options for the AC coupling capacitors. Because the switch requires a bias voltage, the capacitors must only be placed on one side of the switch. If they are placed on both sides of the switch, a biasing voltage should be provided. A few placement options are shown below. In [Figure 11](#), the coupling capacitors are placed between the switch and endpoint. In this situation, the switch is biased by the system/host controller.



**Figure 11. AC Coupling Capacitors Between Switch Tx and Endpoint Tx**

In [Figure 12](#), the coupling capacitors are placed on the host transmit pair and endpoint transmit pair. In this situation, the switch on the top is biased by the endpoint and the lower switch is biased by the host controller.



**Figure 12. AC Coupling Capacitors on Host Tx and Endpoint Tx**

## Application Information (continued)

If the common-mode voltage in the system is higher than 2 V, the coupling capacitors are placed on both sides of the switch (shown in [Figure 13](#)). A biasing voltage of less than 2 V is required in this case.



**Figure 13. AC Coupling Capacitors on Both Sides of Switch**

## 10.2 Typical Application



**Figure 14. Typical Application Block Diagram**

## Typical Application (continued)

### 10.2.1 Design Requirements

Table 3 lists the design parameters of this example.

**Table 3. Design Parameters**

| DESIGN PARAMETERS     | EXAMPLE VALUE                                                                                                                           |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Input voltage range   | 3.3 V                                                                                                                                   |
| Decoupling capacitors | 0.1 $\mu$ F                                                                                                                             |
| AC capacitors         | 75 nF – 200 nF (100 nF shown) USBAA TX p and n lines require AC capacitors. Alternate mode signals may or may not require AC capacitors |

### 10.2.2 Detailed Design Procedure

- Connect VDD and GND pins to the power and ground planes of the printed circuit board, with 0.1-uF bypass capacitor
- Use +3.3-V TTL/CMOS logic level at SEL
- Use controlled-impedance transmission media for all the differential signals
- Ensure the received complimentary signals are with a differential amplitude of <1800 mVpp and a common-mode voltage of <2 V

### 10.2.3 Application Curves



**Figure 15. 10-gbps Source Eye Diagram at a:  $V_{ID} = 800$  Mvpp;  $2^7 - 1$  Prbs;  $V_{CM} = 0$  V**



Figure 16. 10-gbps Output Eye Diagram at a:  $V_{ID} = 800$  Mvpp;  $2^7$ –1 Prbs;  $V_{CM} = 0$  V;  $V_{DD} = 3.3$  V; Sel = 0 V

## 11 Power Supply Recommendations

The HD3SS3412A requires +3.3-V digital power sources. VDD 3.3 supply must have 0.1- $\mu$ F bypass capacitors to VSS (ground) in order for proper operation. The recommendation is one capacitor for each power terminal. Place the capacitor as close as possible to the terminal on the device and keep trace length to a minimum. Smaller value capacitors like 0.01- $\mu$ F are also recommended on the digital supply terminals.

## 12 Layout

## 12.1 Layout Guidelines

- Decoupling caps should be placed next to each power terminal on the HD3SS3412A. Take care to minimize the stub length of the trace connecting the capacitor to the power pin.
- Avoid sharing vias between multiple decoupling caps
- Place vias as close as possible to the decoupling cap solder pad
- Widen VDD/GND planes to reduce effect if static and dynamic IR drop
- The VBUS traces/planes must be wide enough to carry maximum of 2-A current

## 12.2 Layout Example



**Figure 17. Layout Example**

## 13 Device and Documentation Support

### 13.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on [ti.com](http://ti.com). In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 13.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use](#).

**TI E2E™ Online Community** *TI's Engineer-to-Engineer (E2E) Community*. Created to foster collaboration among engineers. At [e2e.ti.com](http://e2e.ti.com), you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 13.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 13.4 Electrostatic Discharge Caution

 This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

 ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 13.5 Glossary

[SLYZ022](#) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins  | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|-----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| HD3SS3412ARUAR        | Active        | Production           | WQFN (RUA)   42 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | 0 to 70      | HD3SS3412           |
| HD3SS3412ARUAT        | Active        | Production           | WQFN (RUA)   42 | 250   SMALL T&R       | Yes         | NIPDAU                               | Level-2-260C-1 YEAR               | 0 to 70      | HD3SS3412           |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|----------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| HD3SS3412ARUAR | WQFN         | RUA             | 42   | 3000 | 330.0              | 24.4               | 3.9     | 9.4     | 1.0     | 8.0     | 24.0   | Q1            |
| HD3SS3412ARUAT | WQFN         | RUA             | 42   | 250  | 180.0              | 24.4               | 3.9     | 9.4     | 1.0     | 8.0     | 24.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| HD3SS3412ARUAR | WQFN         | RUA             | 42   | 3000 | 367.0       | 367.0      | 45.0        |
| HD3SS3412ARUAT | WQFN         | RUA             | 42   | 250  | 211.0       | 193.0      | 46.0        |

## GENERIC PACKAGE VIEW

**RUA 42**

**WQFN - 0.8 mm max height**

**9 x 3.5, 0.5 mm pitch**

**PLASTIC QUAD FLATPACK - NO LEAD**

This image is a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.



4226504/A

# PACKAGE OUTLINE

RUA0042A



WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

# EXAMPLE BOARD LAYOUT

RUA0042A

WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE: 10X



4219139/A 03/2020

NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 ([www.ti.com/lit/slua271](http://www.ti.com/lit/slua271)).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

# EXAMPLE STENCIL DESIGN

RUA0042A

WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



SOLDER PASTE EXAMPLE  
BASED ON 0.125 MM THICK STENCIL  
SCALE: 12X

EXPOSED PAD 43  
69% PRINTED SOLDER COVERAGE BY AREA UNDER PACKAGE

4219139/A 03/2020

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2026, Texas Instruments Incorporated

Last updated 10/2025