# SN65LVDS301 Programmable 27-Bit Parallel-to-Serial Transmitter

#### 1 Features

- FlatLink<sup>™</sup>3G serial interface technology
- Compatible with FlatLink3G receivers such as SN65LVDS302
- Input supports 24-bit RGB video mode interface
- 24-Bit RGB data, 3 control bits, 1 parity bit and 2 reserved bits transmitted over 1, 2 or 3 differential
- SubLVDS differential voltage levels
- Effective data throughput up to 1755 Mbps
- Three operating modes to conserve power
  - Active-mode QVGA 17.4 mW (typ)
  - Active-mode VGA 28.8 mW (typ)
  - Shutdown mode 0.5 μA (typ)
  - Standby mode 0.5 µA (typ)
- Bus swap for increased PCB layout flexibility
- 1.8-V supply voltage
- ESD rating > 2 kV (HBM)
- Pixel clock range of 4 MHz-65 MHz
- Failsafe on all CMOS inputs
- Packaging: 80 pin 5mm × 5mm nFBGA®
- Very low EMI meets SAE J1752/3 'M'-spec

## 2 Applications

- Wearables (non-medical)
- **Tablets**
- Mobile phones
- Portable electronics
- Gaming
- Retail automation & payment
- **Building automation**

## 3 Description

The SN65LVDS301 serializer device converts 27 parallel data inputs to 1, 2, or 3 Sub Low-Voltage Differential Signaling (SubLVDS) serial outputs. It loads a shift register with 24 pixel bits and 3 control bits from the parallel CMOS input interface. In addition to the 27 data bits, the device adds a parity bit and two reserved bits into a 30-bit data word. Each word is latched into the device by the pixel clock (PCLK). The parity bit (odd parity) allows a receiver to detect single bit errors. The serial shift register is uploaded at 30, 15, or 10 times the pixel-clock data rate depending on the number of serial links used. A copy of the pixel clock is output on a separate differential output.

**FPC** cabling typically interconnects the SN65LVDS301 with the display. Compared to parallel signaling, the LVDS301 outputs significantly reduce the EMI of the interconnect by over 20 dB. The electromagnetic emission of the device itself is very low and meets the meets SAE J1752/3 'M'-spec. (see **Figure 6-22)** 

The SN65LVDS301 is characterized for operation over ambient air temperatures of -40°C to 85°C. All CMOS inputs offer failsafe features to protect them from damage during power-up and to avoid current flow into the device inputs during power-up. An input voltage of up to 2.165 V can be applied to all CMOS inputs while V<sub>DD</sub> is between 0V and 1.65V.

#### Device Information (1)

| PART NUMBER |             | PACKAGE    | BODY SIZE (NOM)   |  |  |
|-------------|-------------|------------|-------------------|--|--|
|             | SN65LVDS301 | nFBGA (80) | 5.00 mm × 5.00 mm |  |  |

For all available packages, see the orderable addendum at the end of the data sheet.





### **Table of Contents**

| 1 Features                               | 1               | 8.3 Feature Description                      | 23 |
|------------------------------------------|-----------------|----------------------------------------------|----|
| 2 Applications                           |                 | 8.4 Device Functional Modes                  |    |
| 3 Description                            |                 | 9 Application information                    | 30 |
| 4 Revision History                       |                 | 9.1 Application Information                  |    |
| 5 Pin Configuration and Functions        | 3               | 9.2 Preventing Increased Leakage Currents in |    |
| 6 Specifications                         |                 | Control Inputs                               | 30 |
| 6.1 Absolute Maximum Ratings (1)         |                 | 9.3 VGA Application                          |    |
| 6.2 Thermal Information                  |                 | 9.4 Dual LCD-Display Application             |    |
| 6.3 Recommended Operating Conditions (1) | 6               | 9.5 Typical Application Frequencies          |    |
| 6.4 Device Electrical Characteristics    | <mark>7</mark>  | 10 Power Supply Design Recommendation        |    |
| 6.5 Output Electrical Characteristics    | <mark>7</mark>  | 10.1 Decoupling Recommendation               |    |
| 6.6 Input Electrical Characteristics     | <mark>8</mark>  | 11 Layout                                    |    |
| 6.7 Switching Characteristics            |                 | 11.1 Layout Guidelines                       |    |
| 6.8 Timing Characteristics               |                 | 12 Device and Documentation Support          |    |
| 6.9 Device Power Dissipation             |                 | 12.1 Support Resources                       | 35 |
| 6.10 Typical characteristics             | 10              | 12.2 Trademarks                              |    |
| 7 Parameter Measurement Information      |                 | 12.3 Electrostatic Discharge Caution         |    |
| 8 Detailed Description                   | <mark>22</mark> | 12.4 Glossary                                |    |
| 8.1 Overview                             |                 | 13 Mechanical, Packaging, and Orderable      |    |
| 8.2 Functional Block Diagram             |                 | Information                                  | 36 |

## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision D (August 2012) to Revision E (October 2020)

**Page** 

# **5 Pin Configuration and Functions**



RGB Input pin assignment based on SWAP pin setting:

SWAP=0/SWAP=1

Figure 5-1. 80-Ball ZXH (Top View)

#### **Pin Functions**

| NAME       | PIN    | I/O         | DESCRIPTION                                                                                                                                    |
|------------|--------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| D0+, D0-   | J5, J4 |             | SubLVDS Data Link (active during normal operation)                                                                                             |
| D1+, D1–   | F9, G9 | SubLVDS Out | SubLVDS Data Link (active during normal operation when LS0 = high and LS1 = low, or LS0 = low and LS1=high; high impedance if LS0 = LS1 = low) |
| D2+, D2–   | D9, E9 | SubLVDS Out | SubLVDS Data Link (active during normal operation when LS0 = low and LS1 = high, high-impedance when LS1 = low)                                |
| CLK+, CLK- | J7, J6 |             | SubLVDS output Clock; clock polarity is fixed                                                                                                  |



## **Pin Functions (continued)**

| NAME                | PIN                                                                                                    | I/O                         | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                            |                                                                                  |  |  |  |  |
|---------------------|--------------------------------------------------------------------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--|--|--|--|
| R0–R7               | A5/C2, B6/C1,<br>A6/D2, B7/D1,<br>A7/E1, B8/F2,<br>A8/F1, B9/G2                                        |                             | Red Pixel Data (8); pin assignment depends on SWAP pin setting                                                                                                                                                                                                                                                                                                                         |                                                                                  |  |  |  |  |
| G0–G7               | B1/B5, B2/A4,<br>A2/B4, B3/A3,<br>A3/B3, B4/A2,<br>A4/B2, B5/B1                                        |                             | Green Pixel Data (8); pin assignment depends on SWAP pin setting                                                                                                                                                                                                                                                                                                                       |                                                                                  |  |  |  |  |
| B0-B7               | B9/G2, A8/F1,<br>B8/F2, A7/E1,<br>B7/D1, A6/D2,<br>B6/C1, A5/C2                                        |                             | Blue Pixel Data (8); pin assignment depends on SWAP pin setting                                                                                                                                                                                                                                                                                                                        |                                                                                  |  |  |  |  |
| HS                  | H1                                                                                                     |                             | Horizontal Sync                                                                                                                                                                                                                                                                                                                                                                        |                                                                                  |  |  |  |  |
| VS                  | H2                                                                                                     |                             | Vertical Sync                                                                                                                                                                                                                                                                                                                                                                          |                                                                                  |  |  |  |  |
| DE                  | J2                                                                                                     | CMOS IN                     | Data Enable                                                                                                                                                                                                                                                                                                                                                                            |                                                                                  |  |  |  |  |
| PCLK                | G1                                                                                                     |                             | Input Pixel Clock; rising or falling clock polarity is selected by control input CPOL                                                                                                                                                                                                                                                                                                  |                                                                                  |  |  |  |  |
| LS0, LS1            | C9, D8                                                                                                 |                             | Link Select (Determines active SubLVDS Data Links and PLL Range) See Table 8-2                                                                                                                                                                                                                                                                                                         |                                                                                  |  |  |  |  |
|                     |                                                                                                        |                             |                                                                                                                                                                                                                                                                                                                                                                                        | Disables the CMOS Drivers and Turns Off the PLL, putting device in shutdown mode |  |  |  |  |
| TXEN                | J3                                                                                                     |                             | 1 – Transmitter enabled<br>0 – Transmitter disabled<br>(Shutdown)                                                                                                                                                                                                                                                                                                                      |                                                                                  |  |  |  |  |
|                     |                                                                                                        |                             | Note: The TXEN input incorporates glitch-suppression logic to avoid device malfunction on short input spikes. It is necessary to pull TXEN high for longer than 10 µs to enable the transmitter. It is necessary to pull the TXEN input low for longer than 10 µs to disable the transmitter. At power up, the transmitter is enabled immediately if TXEN = 1 and disabled if TXEN = 0 |                                                                                  |  |  |  |  |
|                     |                                                                                                        |                             | Input Clock Polarity Selection                                                                                                                                                                                                                                                                                                                                                         |                                                                                  |  |  |  |  |
| CPOL                | H9                                                                                                     | CMOS In                     | 0 – rising edge clocking<br>1 – falling edge clocking                                                                                                                                                                                                                                                                                                                                  |                                                                                  |  |  |  |  |
| CIMAD               | 10                                                                                                     | CMOC In                     | Bus Swap swaps the bus pins to allow device placement on top or bottom of pcb. See pinout drawing for pin assignments.                                                                                                                                                                                                                                                                 |                                                                                  |  |  |  |  |
| SWAP                | J8                                                                                                     | CMOS In                     | 0 – data input from B0R7<br>1 – data input from R7B0                                                                                                                                                                                                                                                                                                                                   |                                                                                  |  |  |  |  |
| $V_{DD}$            | C4                                                                                                     |                             | Supply Voltage                                                                                                                                                                                                                                                                                                                                                                         |                                                                                  |  |  |  |  |
| GND                 | A1, A9, C5, C8, D4,<br>D5, D6, D7, E2, E4,<br>E5, E6, E7, F4, F5,<br>F6, F7, G4, G5, G6,<br>G7, H3, J1 |                             | Supply Ground                                                                                                                                                                                                                                                                                                                                                                          |                                                                                  |  |  |  |  |
| V <sub>DDLVDS</sub> | H5, H8                                                                                                 | Power Supply <sup>(1)</sup> | SubLVDS I/O supply Voltage                                                                                                                                                                                                                                                                                                                                                             |                                                                                  |  |  |  |  |
| GND <sub>LVDS</sub> | G8, H4                                                                                                 |                             | SubLVDS Ground                                                                                                                                                                                                                                                                                                                                                                         |                                                                                  |  |  |  |  |
| $V_{DDPLLA}$        | H7                                                                                                     |                             | PLL analog supply Voltage                                                                                                                                                                                                                                                                                                                                                              |                                                                                  |  |  |  |  |
| GND <sub>PLLA</sub> | H6                                                                                                     |                             | PLL analog GND                                                                                                                                                                                                                                                                                                                                                                         |                                                                                  |  |  |  |  |
| $V_{DDPLLD}$        | F8                                                                                                     |                             | PLL digital supply Voltage                                                                                                                                                                                                                                                                                                                                                             |                                                                                  |  |  |  |  |
| GND <sub>PLLD</sub> | E8                                                                                                     |                             | PLL digital GND                                                                                                                                                                                                                                                                                                                                                                        |                                                                                  |  |  |  |  |

<sup>(1)</sup> For a multilayer pcb, it is recommended to keep one common GND layer underneath the device and connect all ground terminals directly to this plane.

# **6 Specifications**

# 6.1 Absolute Maximum Ratings (1)

over operating free-air temperature range (unless otherwise noted)

|                                       |                                                 | VALUE                           | UNIT |
|---------------------------------------|-------------------------------------------------|---------------------------------|------|
| Supply voltage range, V <sub>DD</sub> | -0.3 to 2.175                                   | V                               |      |
| Voltage range at any input            | When $V_{DDx} > 0 V$                            | -0.5 to 2.175                   | V    |
| or output terminal                    | When $V_{DDx} \le 0 \text{ V}$                  | -0.5 to V <sub>DD</sub> + 2.175 | V    |
|                                       | Human Body Model <sup>(3)</sup> (all Pins)      | ±3                              | kV   |
| Electrostatic discharge               | Charged-Device Mode <sup>(4)</sup> I (all Pins) | ±500                            | V    |
|                                       | Machine Model <sup>(5)</sup> (all pins)         | ±200                            |      |
| Continuous power dissipation          | See Dissipation Rating                          | g Table                         |      |

- (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltage values are with respect to the GND terminals.
- (3) In accordance with JEDEC Standard 22, Test Method A114-A.
- (4) In accordance with JEDEC Standard 22, Test Method C101.
- (5) In accordance with JEDEC Standard 22, Test Method A115-A

### 6.2 Thermal Information

|                       |                                              | SN65LVDS301    |      |
|-----------------------|----------------------------------------------|----------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | ZXH<br>(nFBGA) | UNIT |
|                       |                                              | 80 PINS        |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 47.6           | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 33.1           | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 30.1           | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 0.7            | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 30.0           | °C/W |

 For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



# 6.3 Recommended Operating Conditions (1)

|                                                                                      |                                                |                                                                                 | MIN                 | NOM | MAX                    | UNIT   |
|--------------------------------------------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------|---------------------|-----|------------------------|--------|
| V <sub>DD</sub><br>V <sub>DDPLLA</sub><br>V <sub>DDPLLD</sub><br>V <sub>DDLVDS</sub> | Supply voltages                                |                                                                                 | 1.65                | 1.8 | 1.95                   | V      |
| V <sub>DDn(PP)</sub>                                                                 |                                                | Test set-up see Figure 7-5                                                      |                     |     |                        |        |
|                                                                                      | Supply voltage noise                           | f(PCLK) ≤ 50 MHz; f(noise) = 1 Hz to 2 GHz                                      |                     |     | 100                    | mV     |
|                                                                                      | magnitude (all supplies)                       | f(PCLK) > 50 MHz; f(noise) = 1 Hz to 1 MHz                                      |                     |     | 100                    | IIIV   |
|                                                                                      |                                                | f(PCLK) > 50 MHz; f(noise) > 1 MHz                                              |                     |     | 40                     |        |
|                                                                                      |                                                | 1-Channel transmit mode, see Figure 8-4                                         | 4                   |     | 15                     |        |
|                                                                                      |                                                | 2-Channel transmit mode, see Figure 8-5                                         | 8                   |     | 30                     |        |
| f <sub>PCLK</sub>                                                                    | Pixel clock frequency                          | 3-Channel transmit mode, see Figure 8-6                                         | 20                  |     | 65                     | MHz    |
|                                                                                      |                                                | Frequency threshold Standby mode to active mode <sup>(2)</sup> , see Figure 7-9 | 0.5                 |     | 3                      |        |
| t <sub>H</sub> x f <sub>PCLK</sub>                                                   | PCLK input duty cycle                          |                                                                                 | 0.33                |     | 0.67                   |        |
| T <sub>A</sub>                                                                       | Operating free-air temperature                 |                                                                                 | -40                 |     | 85                     | °C     |
| t <sub>jit(per)PCLK</sub>                                                            | PCLK RMS period jitter(3)                      |                                                                                 |                     |     | 5                      | ps-rms |
| t <sub>jit(TJ)PCLK</sub>                                                             | PCLK total jitter                              | Measured on PCLK input                                                          |                     |     | 0.05/f <sub>PCLK</sub> | s      |
| t <sub>jit(CC)PCLK</sub>                                                             | PCLK peak cycle-to-cycle jitter <sup>(4)</sup> | inicasarea of For Extripat                                                      |                     |     | 0.02/f <sub>PCLK</sub> | S      |
| PCLK, R[0:7                                                                          | ], G[0:7], B[0:7], VS, HS, DE, P               | CLK, LS[1:0], CPOL, TXEN, SWAP                                                  |                     | '   | '                      |        |
| V <sub>IH</sub>                                                                      | High-level input voltage                       |                                                                                 | 0.7×V <sub>DD</sub> |     | $V_{DD}$               | V      |
| V <sub>IL</sub>                                                                      | Low-level input voltage                        |                                                                                 |                     |     | 0.3×V <sub>DD</sub>    | V      |
| t <sub>DS</sub>                                                                      | Data set up time prior to PCLK transition      | (/DOLK) - CE Miles and Figure 7.4                                               | 2.0                 |     |                        | ns     |
| t <sub>DH</sub>                                                                      | Data hold time after PCLK transition           | f (PCLK) = 65 MHz; see Figure 7-1                                               | 2.0                 |     |                        | ns     |

- (1) Unused single-ended inputs must be held high or low to prevent them from floating.
- (2) PCLK input frequencies lower than 500 kHz force the SN65LVDS301into standby mode. Input frequencies between 500 kHz and 3 MHz may or may not activate the SN65LVDS301. Input frequencies beyond 3 MHz activate the SN65LVDS301.
- (3) Period jitter is the deviation in cycle time of a signal with respect to the ideal period over a random sample of 100,000 cycles.
- (4) Cycle-to-cycle jitter is the variation in cycle time of a signal between adjacent cycles; over a random sample of 1,000 adjacent cycle pairs.

Submit Document Feedback

Copyright © 2020 Texas Instruments Incorporated

### **6.4 Device Electrical Characteristics**

over recommended operating conditions (unless otherwise noted)

| PARAM<br>ETER |               | TEST CONDITIONS                                                                                                                                                                                                                               |                                                                                                                                                                                      |  | TYP <sup>(1)</sup> | MAX  | UNIT |
|---------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--------------------|------|------|
|               |               | $V_{DD} = V_{DDPLLA} = V_{DDPLLD} = V_{DDLVDS}, R_{L(CLK)} = R$                                                                                                                                                                               | f <sub>PCLK</sub> = 4 MHz                                                                                                                                                            |  | 9.0                | 11.4 |      |
|               |               | L <sub>(D0)</sub> =100 Ω, V <sub>IH</sub> =V <sub>DD</sub> , V <sub>IL</sub> =0 V, TXEN at V <sub>DD</sub> , alternating 1010 serial bit pattern                                                                                              | f <sub>PCLK</sub> = 6 MHz                                                                                                                                                            |  | 10.6               | 12.6 | mA   |
|               | 1ChM          | alternating for o serial bit pattern                                                                                                                                                                                                          | f <sub>PCLK</sub> = 15 MHz                                                                                                                                                           |  | 16                 | 18.8 |      |
|               | ICHIVI        | $V_{DD} = V_{DDPLLA} = V_{DDPLLD} = V_{DDLVDS}, R_{L(PCLK)} = R$                                                                                                                                                                              | f <sub>PCLK</sub> = 4 MHz                                                                                                                                                            |  | 8.0                |      |      |
|               |               | $L_{(D0)}$ =100 $\Omega$ , $V_{IH}$ = $V_{DD}$ , $V_{IL}$ =0 V, TXEN at $V_{DD}$ , typical power test pattern (see Table 7-2)                                                                                                                 | f <sub>PCLK</sub> = 6 MHz                                                                                                                                                            |  | 8.9                |      | mA   |
|               |               |                                                                                                                                                                                                                                               | f <sub>PCLK</sub> = 15 MHz                                                                                                                                                           |  | 14.0               |      |      |
|               | 2ChM          | $V_{DD} = V_{DDPLLA} = V_{DDPLLD} = V_{DDLVDS}$ , $R_{L(CLK)} = R_{L(Dx)} = 100 \Omega$ , $V_{IH} = V_{DD}$ , $V_{IL} = 0$ V, TXEN at $V_{DD}$ , alternating 1010 serial bit pattern;                                                         | f <sub>PCLK</sub> = 8 MHz                                                                                                                                                            |  | 13.7               | 15.9 |      |
|               |               |                                                                                                                                                                                                                                               | f <sub>PCLK</sub> = 22 MHz                                                                                                                                                           |  | 18.4               | 22.0 | mA   |
|               |               | and having to to contain the pattern,                                                                                                                                                                                                         | f <sub>PCLK</sub> = 30 MHz                                                                                                                                                           |  | 21.4               | 25.8 |      |
|               |               | $\begin{array}{c} V_{DD} = V_{DDPLLA} = V_{DDPLLD} = V_{DDLVDS}, \ R_{L(PCLK)} = R \\ L(D0) = 100 \ \Omega, \ V_{IH} = V_{DD}, \ V_{IL} = 0 \ V, \ TXEN \ at \ V_{DD}, \\ typical \ power \ test \ pattern \ (see \ Table \ 7-3) \end{array}$ | f <sub>PCLK</sub> = 8 MHz                                                                                                                                                            |  | 11.5               |      | mA   |
| DD            |               |                                                                                                                                                                                                                                               | f <sub>PCLK</sub> = 22 MHz                                                                                                                                                           |  | 16.0               |      |      |
|               |               |                                                                                                                                                                                                                                               | f <sub>PCLK</sub> = 30 MHz                                                                                                                                                           |  | 19.1               |      |      |
|               |               | $V_{DD} = V_{DDPLLA} = V_{DDPLLD} = V_{DDLVDS}, R_{L(PCLK)} = R$                                                                                                                                                                              | f <sub>PCLK</sub> = 20 MHz                                                                                                                                                           |  | 20.0               | 22.5 |      |
|               |               | $_{L(D0)}$ =100 $\Omega$ , $V_{IH}$ = $V_{DD}$ , $V_{IL}$ =0 $V$ , TXEN at $V_{DD}$ , alternating 1010 serial bit pattern                                                                                                                     | f <sub>PCLK</sub> = 65 MHz                                                                                                                                                           |  | 29.1               | 36.8 | mA   |
|               | JOHN          | $V_{DD} = V_{DDPLLA} = V_{DDPLLD} = V_{DDLVDS}, R_{L(PCLK)} = R$                                                                                                                                                                              | f <sub>PCLK</sub> = 20 MHz                                                                                                                                                           |  | 15.9               |      |      |
|               |               | $L_{(D0)}$ =100 $\Omega$ , $V_{IH}$ = $V_{DD}$ , $V_{IL}$ =0 $V$ , TXEN at $V_{DD}$ , typical power test pattern (see Table 7-4)                                                                                                              | f <sub>PCLK</sub> = 65 MHz                                                                                                                                                           |  | 24.7               |      | mA   |
|               | Standby       | Mode                                                                                                                                                                                                                                          | $V_{DD} = V_{DDPLLA} = V_{DDPLLD}$                                                                                                                                                   |  | 0.61               | 10   | μΑ   |
|               | Shutdown Mode |                                                                                                                                                                                                                                               | = V <sub>DDLVDS</sub> , R <sub>L(PCLK)</sub> =R<br><sub>L(DD)</sub> =100 Ω, V <sub>IH</sub> =V <sub>DD</sub> , V<br><sub>IL</sub> =0 V, all inputs held static<br>high or static low |  | 0.55               | 10   | μΑ   |

<sup>(1)</sup> All typical values are at 25°C and with 1.8 V supply unless otherwise noted.

# **6.5 Output Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                                                               | PARAMETER                                                                             | TEST CONDITIONS                                               | MIN | TYP <sup>(1)</sup> | MAX | UNIT |  |  |  |
|---------------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------------------------------------------------|-----|--------------------|-----|------|--|--|--|
| subLVDS output (D0+, D0-, D1+, D1-, D2+, D1-, CLK+, and CLK-) |                                                                                       |                                                               |     |                    |     |      |  |  |  |
| V <sub>OCM(SS)</sub>                                          | Steady-state common-mode output voltage                                               | Output load see Figure 7-3                                    | 0.8 | 0.9                | 1.0 | V    |  |  |  |
| V <sub>OCM(SS)</sub>                                          | Change in steady-state common-mode output voltage                                     |                                                               | -10 |                    | 10  | mV   |  |  |  |
| V <sub>OCM(PP)</sub>                                          | Peak-to-peak common mode output voltage                                               |                                                               |     |                    | 75  | mV   |  |  |  |
| V <sub>OD</sub>                                               | Differential output voltage magnitude $ V_{Dx+} - V_{Dx-} $ , $ V_{CLK+} - V_{CLK-} $ |                                                               | 100 | 150                | 200 | mV   |  |  |  |
| $\Delta  V_{OD} $                                             | Change in differential output voltage between logic states                            |                                                               | -10 |                    | 10  | mV   |  |  |  |
| Z <sub>OD(CLK)</sub>                                          | Differential small-signal output impedance                                            | TXEN at V <sub>DD</sub>                                       |     | 210                |     | Ω    |  |  |  |
| I <sub>OSD</sub>                                              | Differential short-circuit output current                                             | V <sub>OD</sub> = 0 V, f <sub>PCLK</sub> = 28 MHz             |     |                    | 10  | m A  |  |  |  |
| I <sub>OS</sub>                                               | Short circuit output current <sup>(2)</sup>                                           | V <sub>O</sub> = 0 V or V <sub>DD</sub>                       |     | 5                  |     | mA   |  |  |  |
| I <sub>OZ</sub>                                               | High-impedance state output current                                                   | V <sub>O</sub> = 0 V or V <sub>DD</sub> (max),<br>TXEN at GND | -3  |                    | 3   | μΑ   |  |  |  |

<sup>(1)</sup> All typical values are at 25°C and with 1.8 V supply unless otherwise noted.

<sup>(2)</sup> All SN65LVDS301 outputs tolerate shorts to GND or  $V_{DD}$  without permanent device damage.



## 6.6 Input Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                                                                   | PARAMETER                | TEST CONDITIONS              | MIN  | TYP <sup>(1)</sup> | MAX | UNIT |  |  |
|-------------------------------------------------------------------|--------------------------|------------------------------|------|--------------------|-----|------|--|--|
| PCLK, R[0:7], G[0:7], VS, HS, DE, PCLK, LS[1:0], CPOL, TXEN, SWAP |                          |                              |      |                    |     |      |  |  |
| I <sub>IH</sub>                                                   | High-level input current | $V_{IN} = 0.7 \times V_{DD}$ | -200 |                    | 200 | nA   |  |  |
| I <sub>IL</sub>                                                   | Low-level input current  | $V_{IN} = 0.3 \times V_{DD}$ | -200 |                    | 200 | ПА   |  |  |
| C <sub>IN</sub>                                                   | Input capacitance        |                              |      | 1.5                |     | pF   |  |  |

(1) All typical values are at 25°C and with 1.8 V supply unless otherwise noted.

## **6.7 Switching Characteristics**

over recommended operating conditions (unless otherwise noted)

|                                    | PARAMETER                                                                      | TEST CONDITIONS                                                                                                                                                         |                                                                | MIN                   | TYP <sup>(1)</sup>     | MAX                       | UNIT                  |   |
|------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----------------------|------------------------|---------------------------|-----------------------|---|
| t <sub>r</sub>                     | 20%-to-80% differential output signal rise time                                | See Figure 7-2 and Figure 7                                                                                                                                             | See Figure 7-2 and Figure 7-3                                  |                       |                        | 500                       | no                    |   |
| t <sub>f</sub>                     | 20%-to-80% differential output signal fall time                                | See Figure 7-2 and Figure 7                                                                                                                                             | -3                                                             | 250                   |                        | 500                       | ps                    |   |
|                                    | PLL bandwidth (3dB cutoff                                                      | Tested from PCLK input to                                                                                                                                               | f <sub>PCLK</sub> = 22 MHz                                     |                       |                        | 0.082 × f <sub>PCLK</sub> |                       |   |
| f <sub>BW</sub>                    | frequency)                                                                     | CLK output, See Figure 6-1                                                                                                                                              | f <sub>PCLK</sub> = 65 MHz                                     |                       |                        | 0.07 × f <sub>PCLK</sub>  | MHz                   |   |
| $t_{pd(L)}$                        | Propagation delay time,<br>input to serial output (data<br>latency Figure 7-4) | input to serial output (data   IL=GND, RL=                                                                                                                              | TXEN at V <sub>DD</sub> , V <sub>IH</sub> =V <sub>DD</sub> , V | 1-channel mode        | 0.8/f <sub>PCLK</sub>  | 1/f <sub>PCLK</sub>       | 1.2/f <sub>PCLK</sub> |   |
|                                    |                                                                                |                                                                                                                                                                         | $_{\text{IL}}$ =GND, R <sub>L</sub> =100 $\Omega$              | 2-channel mode        | 1.0/f <sub>PCLK</sub>  | 1.21/f <sub>PCLK</sub>    | 1.5/f <sub>PCLK</sub> | s |
|                                    |                                                                                |                                                                                                                                                                         | 3-channel mode                                                 | 1.1/f <sub>PCLK</sub> | 1.31/f <sub>PCLK</sub> | 1.6/f <sub>PCLK</sub>     |                       |   |
| t <sub>H</sub> × f <sub>CLK0</sub> | Output CLK duty cycle                                                          |                                                                                                                                                                         | 1-channel and 3-channel mode                                   | 0.45                  | 0.50                   | 0.55                      |                       |   |
|                                    |                                                                                |                                                                                                                                                                         | 2-channel mode                                                 | 0.49                  | 0.53                   | 0.58                      |                       |   |
| t <sub>GS</sub>                    | TXEN Glitch suppression pulse width <sup>(2)</sup>                             | V <sub>IH</sub> =V <sub>DD</sub> , V <sub>IL</sub> =GND, TXEN to<br>see Figure 7-7 and Figure 7-                                                                        |                                                                | 3.8                   |                        | 10                        | μs                    |   |
| t <sub>pwrup</sub>                 | Enable time from power down (↑TXEN)                                            | Time from TXEN pulled high enabled and transmit valid d                                                                                                                 | •                                                              |                       | 0.24                   | 2                         | ms                    |   |
| t <sub>pwrdn</sub>                 | Disable time from active mode (↓TXEN)                                          | TXEN is pulled low during tra<br>measurement until output is<br>Shutdown; see Figure 7-8                                                                                |                                                                |                       | 0.5                    | 11                        | μs                    |   |
| t <sub>wakup</sub>                 | Enable time from Standby (\$PCLK)                                              | TXEN at V <sub>DD</sub> ; device in standby; time measurement from PCLK starts switching to CLK and Dx outputs enabled and transmit valid data; see Figure 7-8          |                                                                |                       | 0.23                   | 2                         | ms                    |   |
| t <sub>sleep</sub>                 | Disable time from Active mode (PCLK stopping)                                  | TXEN at V <sub>DD</sub> ; device is transmitting; time measurement from PCLK input signal stops until CLK + Dx outputs are disabled and PLL is disabled; see Figure 7-8 |                                                                |                       | 0.4                    | 100                       | μs                    |   |

- (1) All typical values are at 25°C and with 1.8 V supply unless otherwise noted.
- (2) The TXEN input incorporates glitch-suppression circuitry to disregard short input pulses. t<sub>GS</sub> is the duration of either a high-to-low or low-to-high transition that is suppressed.
- (3) The Maximum Limit is based on statistical analysis of the device performance over process, voltage, and temp ranges. This parameter is functionality tested only on Automatic Test Equipment (ATE).

Submit Document Feedback

Copyright © 2020 Texas Instruments Incorporated



Figure 6-1. LVDS301 PLL Bandwidth (also showing the LVDS302 PLL bandwidth)

## 6.8 Timing Characteristics

|                    | PARAMETER                     | TEST CONDITIONS                                                                                                                                                                                 | MIN                                     | TYP | MAX                                            | UNIT |
|--------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----|------------------------------------------------|------|
|                    |                               | 1ChM: x=029, f <sub>PCLK</sub> =15 MHz; TXEN at V <sub>DD</sub> , V <sub>IH</sub> =V <sub>DD</sub> , V <sub>IL</sub> =GND, R <sub>L</sub> =100 $\Omega$ , test pattern as in Table 7-7 $^{(3)}$ | $\frac{x}{30 \cdot f_{PCLK}} - 330  ps$ |     | $\frac{x}{30 \cdot f_{PCLK}} + 330  ps$        |      |
|                    | <sup>(2)</sup> and Figure 7-6 | 1ChM: x=029,<br>f <sub>PCLK</sub> =4 MHz to 15 MHz <sup>(4)</sup>                                                                                                                               | $\frac{x - 0.1845}{30 \cdot f_{PCLK}}$  |     | $\frac{x + 0.1845}{30 \cdot f_{PCLK}}$         |      |
|                    |                               | 2ChM: x = 014, $f_{PCLK}$ = 30 MHz<br>TXEN at V <sub>DD</sub> , V <sub>IH</sub> =V <sub>DD</sub> , V <sub>IL</sub> =GND, R<br>L=100 Ω, test pattern as in Table 7-8 (3)                         | $\frac{x}{15 \cdot f_{PCLK}} - 330  ps$ |     | $\frac{x}{15 \cdot f_{PCLK}} + 330 \text{ ps}$ | ne   |
| t <sub>PPOSX</sub> |                               | 2ChM: x=014,<br>f <sub>PCLK</sub> = 8 MHz to 30 MHz <sup>(4)</sup>                                                                                                                              | $\frac{x - 0.1845}{15 \cdot f_{PCLK}}$  |     | $\frac{x + 0.1845}{15 \cdot f_{PCLK}}$         | ps   |
|                    |                               | 3ChM: x=09, $f_{PCLK}$ =65 MHz,<br>TXEN at $V_{DD}$ , $V_{IH}$ = $V_{DD}$ , $V_{IL}$ =GND, R<br>L=100 $\Omega$ , test pattern as in Table 7-9 $^{(3)}$                                          | $\frac{x}{10 \cdot f_{PCLK}} - 210  ps$ |     | $\frac{x}{10 \cdot f_{PCLK}} + 210 \text{ ps}$ |      |
|                    |                               | 3ChM: x=09,<br>f <sub>PCLK</sub> =20 MHz to 65 MHz <sup>(4)</sup>                                                                                                                               | $\frac{x - 0.153}{10 \cdot f_{PCLK}}$   |     | $\frac{x + 0.153}{10 \cdot f_{PCLK}}$          |      |

- (1) This number also includes the high-frequency random and deterministic PLL clock jitter that is not traceable by the SN65LVDS302 receiver PLL; tPPosx represents the total timing uncertainty of the transmitter necessary to calculate the jitter budget when combined with the SN65LVDS302 receiver;
- (2) The pulse position min/max variation is given with a bit error rate target of 10<sup>-12</sup>; The measurement estimates the random jitter contribution to the total jitter contribution by multiplying the random RMS jitter by the factor 14; Measurements of the total jitter are taken over a sample amount of > 10<sup>-12</sup> samples.
- (3) The Minimum and Maximum Limits are based on statistical analysis of the device performance over process, voltage, and temp ranges. This parameter is functionality tested only on Automatic Test Equipment (ATE).
- (4) These Minimum and Maximum Limits are simulated only.

## **6.9 Device Power Dissipation**

|                | PARAMETER TEST CONDITIONS |                                                       |                           |      |      | UNIT  |
|----------------|---------------------------|-------------------------------------------------------|---------------------------|------|------|-------|
|                |                           | V <sub>DDx</sub> = 1.8 V, T <sub>A</sub> = 25°C       | f <sub>CLK</sub> = 4 MHz  | 14.4 |      | mW    |
| D              | Device Power              | V <sub>DDx</sub> - 1.0 V, 1 <sub>A</sub> - 25 C       | f <sub>CLK</sub> = 65 MHz | 44.5 |      | IIIVV |
| P <sub>D</sub> | Dissipation               | V -105 V T - 40°C                                     | f <sub>CLK</sub> = 4 MHz  |      | 22.3 | mW    |
|                |                           | $V_{DDx} = 1.95 \text{ V}, T_A = -40^{\circ}\text{C}$ | f <sub>CLK</sub> = 65 MHz |      | 71.8 | IIIVV |

Copyright © 2020 Texas Instruments Incorporated

Submit Document Feedback



## 6.10 Typical characteristics



Figure 6-2. Powerdown, Standby Supply Current vs Temperature



Figure 6-3. Supply Current I<sub>DD</sub> vs Temperature



Figure 6-4. Supply Current vs PCLK Frequency



Figure 6-5. Differential Output Swing vs PCLK Frequency



Figure 6-6. PLL Bandwidth



Figure 6-7. Cycle-to-cycle Output Jitter vs PCLK Frequency















## 7 Parameter Measurement Information



Figure 7-1. Setup/Hold Time



Figure 7-2. Rise and Fall Time Definitions



#### NOTES:

A. 20 MHz output test pattern on all differental outputs (CLK, D0, D1, and D2):

this is achieved by: 1. Device is set to 3-channel-mode;

2.  $f_{PCLK} = 20 \text{ MHz}$ 

3. Inputs R[7:3] = B[7:3] connected to  $V_{\rm DD}$ , all other data inputs set to GND.

B. C1, C2 and C3 includes instrumentation and fixture capacitance; tolerance 20%; C, R1 and R2 tolerance 1%.

C. The measurement of  $V_{OCM}(pp)$  and  $V_{OC}(ss)$  are taken with test equipment bandwidth >1 GHz.

Figure 7-3. Driver Output Voltage Test Circuit and Definitions



Figure 7-4.  $t_{pd(L)}$  Propagation Delay Input to Output (LS0 = LS1 = 0; CPOL = 0)



Figure 7-5. Power Supply Noise Test Set-Up



Figure 7-6.  $t_{SK(0)}$  SubLVDS Output Pulse Position Measurement





Figure 7-7. Transmitter Behavior While Approaching Sync



Figure 7-8. Transmitter Enable Glitch Suppression Time



Figure 7-9. Standby Detection

### 7.1.1 Power Consumption Tests

Table 7-1 shows an example test pattern word.

**Table 7-1. Example Test Pattern Word** 

| Word | R[7:4], R[3:0], G[7:4], G[3:0], B[7-4], B[3-0], 0,VS,HS,DE |
|------|------------------------------------------------------------|
| 1    | 0x7C3E1E7                                                  |

| 7 |    | C  |    | 3  |    | E  |    | 1  |    |    | E  |    |    | 7  |    |    |    |    |    |    |    |    |    |    |   |    |    |    |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|----|----|----|
| F | ٦7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | G7 | G6 | G5 | G4 | G3 | G2 | G1 | G0 | В7 | В6 | В5 | В4 | ВЗ | B2 | В1 | В0 | 0 | VS | HS | DE |
|   | 0  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 0  | 0 | 1  | 1  | 1  |

## 7.1.1.1 Typical IC Power Consumption Test Pattern

The typical power consumption test patterns consists of sixteen 30-bit transmit words in 1-channel mode, eight 30-bit transmit words in 2-channel mode and five 30-bit transmit words in 3-channel mode. The pattern repeats itself throughout the entire measurement. It is assumed that every possible transmit code on RGB inputs has the same probability to occur during typical device operation.

### 7.1.1.2

Table 7-2. Typical IC Power Consumption Test Pattern, 1-Channel Mode

| Word | Test Pattern:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7-4], B[3-0], 0,VS,HS,DE |
|------|-----------------------------------------------------------------------------|
| 1    | 0x0000007                                                                   |
| 2    | 0xFFF0007                                                                   |
| 3    | 0x01FFF47                                                                   |
| 4    | 0xF0E07F7                                                                   |
| 5    | 0x7C3E1E7                                                                   |
| 6    | 0xE707C37                                                                   |
| 7    | 0xE1CE6C7                                                                   |
| 8    | 0xF1B9237                                                                   |
| 9    | 0x91BB347                                                                   |
| 10   | 0xD4CCC67                                                                   |
| 11   | 0xAD53377                                                                   |
| 12   | 0xACB2207                                                                   |
| 13   | 0xAAB2697                                                                   |
| 14   | 0x5556957                                                                   |
| 15   | 0xAAAAAB3                                                                   |
| 16   | 0xAAAAAA5                                                                   |



Table 7-3. Typical IC Power Consumption Test Pattern, 2-Channel Mode

| Word | Test Pattern:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7-4], B[3-0], 0,VS,HS,DE |
|------|-----------------------------------------------------------------------------|
| 1    | 0x0000001                                                                   |
| 2    | 0x03F03F1                                                                   |
| 3    | 0xBFFBFF1                                                                   |
| 4    | 0x1D71D71                                                                   |
| 5    | 0x4C74C71                                                                   |
| 6    | 0xC45C451                                                                   |
| 7    | 0xA3aA3A5                                                                   |
| 8    | 0x555553                                                                    |

Table 7-4. Typical IC Power Consumption Test Pattern, 3-Channel Mode

| Word | Test Pattern:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7-4], B[3-0], 0,VS,HS,DE |
|------|-----------------------------------------------------------------------------|
| 1    | 0xFFFFFF1                                                                   |
| 2    | 0x0000001                                                                   |
| 3    | 0xF0F0F01                                                                   |
| 4    | 0xCCCCC1                                                                    |
| 5    | 0xAAAAAA7                                                                   |

### 7.1.2 Maximum Power Consumption Test Pattern

The maximum (or worst-case) power consumption of the SN65LVDS301 is tested using the two different test patterns shown in Table 7-5 and Table 7-6. The test patterns consist of sixteen 30-bit transmit words in 1-channel mode, eight 30-bit transmit words in 2-channel mode and five 30-bit transmit words in 3-channel mode. The pattern repeats itself throughout the entire measurement. It is assumed that every possible transmit code on RGB inputs has the same probability to occur during typical device operation.

Table 7-5. Worst-Case Power Consumption Test
Pattern

|   | Test Pattern:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7-4], B[3-0], 0,VS,HS,DE |
|---|-----------------------------------------------------------------------------|
| 1 | 0xAAAAAA5                                                                   |
| 2 | 0x555555                                                                    |

Table 7-6. Worst-Case Power Consumption Test
Pattern

|   | Test Pattern:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7-4], B[3-0], 0,VS,HS,DE |
|---|-----------------------------------------------------------------------------|
| 1 | 0x0000000                                                                   |
| 2 | 0xFFFFFF7                                                                   |

Product Folder Links: SN65LVDS301

## 7.1.3 Output Skew Pulse Position & Jitter Performance

The following test patterns are used to measure the output-skew pulse position and the jitter performance of the SN65LVDS301. The jitter test pattern stresses the interconnect, particularly to test for ISI. Very long run-lengths of consecutive bits incorporate very high and low data rates, maximinges switching noise. Each pattern is self-repeating for the duration of the test.

Table 7-7. Transmit Jitter Test Pattern, 1-Channel Mode

| Word Toet Pattern: |                                                                             |  |  |  |  |  |  |
|--------------------|-----------------------------------------------------------------------------|--|--|--|--|--|--|
| Word               | Test Pattern:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7-4], B[3-0], 0,VS,HS,DE |  |  |  |  |  |  |
| 1                  | 0x0000001                                                                   |  |  |  |  |  |  |
| 2                  | 0x0000031                                                                   |  |  |  |  |  |  |
| 3                  | 0x00000F1                                                                   |  |  |  |  |  |  |
| 4                  | 0x00003F1                                                                   |  |  |  |  |  |  |
| 5                  | 0x0000FF1                                                                   |  |  |  |  |  |  |
| 6                  | 0x0003FF1                                                                   |  |  |  |  |  |  |
| 7                  | 0x000FFF1                                                                   |  |  |  |  |  |  |
| 8                  | 0x0F0F0F1                                                                   |  |  |  |  |  |  |
| 9                  | 0x0C30C31                                                                   |  |  |  |  |  |  |
| 10                 | 0x0842111                                                                   |  |  |  |  |  |  |
| 11                 | 0x1C71C71                                                                   |  |  |  |  |  |  |
| 12                 | 0x18C6311                                                                   |  |  |  |  |  |  |
| 13                 | 0x1111111                                                                   |  |  |  |  |  |  |
| 14                 | 0x3333331                                                                   |  |  |  |  |  |  |
| 15                 | 0x2452413                                                                   |  |  |  |  |  |  |
| 16                 | 0x22A2A25                                                                   |  |  |  |  |  |  |
| 17                 | 0x555553                                                                    |  |  |  |  |  |  |
| 18                 | 0xDB6DB65                                                                   |  |  |  |  |  |  |
| 19                 | 0xCCCCCC1                                                                   |  |  |  |  |  |  |
| 20                 | 0xEEEEE1                                                                    |  |  |  |  |  |  |
| 21                 | 0xE739CE1                                                                   |  |  |  |  |  |  |
| 22                 | 0xE38E381                                                                   |  |  |  |  |  |  |
| 23                 | 0xF7BDEE1                                                                   |  |  |  |  |  |  |
| 24                 | 0xF3CF3C1                                                                   |  |  |  |  |  |  |
| 25                 | 0xF0F0F01                                                                   |  |  |  |  |  |  |
| 26                 | 0xFFF0001                                                                   |  |  |  |  |  |  |
| 27                 | 0xFFFC001                                                                   |  |  |  |  |  |  |
| 28                 | 0xFFFF001                                                                   |  |  |  |  |  |  |
| 29                 | 0xFFFFC01                                                                   |  |  |  |  |  |  |
| 30                 | 0xFFFFF01                                                                   |  |  |  |  |  |  |
| 31                 | 0xFFFFC1                                                                    |  |  |  |  |  |  |
| 32                 | 0xFFFFF1                                                                    |  |  |  |  |  |  |
|                    |                                                                             |  |  |  |  |  |  |



## Table 7-8. Transmit Jitter Test Pattern, 2-Channel Mode

| Word | Test Pattern:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7-4], B[3-0], 0,VS,HS,DE |
|------|-----------------------------------------------------------------------------|
| 1    | 0x0000001                                                                   |
| 2    | 0x000FFF3                                                                   |
| 3    | 0x8008001                                                                   |
| 4    | 0x0030037                                                                   |
| 5    | 0xE00E001                                                                   |
| 6    | 0x00FF001                                                                   |
| 7    | 0x007E001                                                                   |
| 8    | 0x003C001                                                                   |
| 9    | 0x0018001                                                                   |
| 10   | 0x1C7E381                                                                   |
| 11   | 0x3333331                                                                   |
| 12   | 0x555AAA5                                                                   |
| 13   | 0x6DBDB61                                                                   |
| 14   | 0x7777771                                                                   |
| 15   | 0x555AAA3                                                                   |
| 16   | 0xAAAAA5                                                                    |
| 17   | 0x555553                                                                    |
| 18   | 0xAAA5555                                                                   |
| 19   | 0x8888881                                                                   |
| 20   | 0x9242491                                                                   |
| 21   | 0xAAA5571                                                                   |
| 22   | 0xCCCCCC1                                                                   |
| 23   | 0xE3E1C71                                                                   |
| 24   | 0xFFE7FF1                                                                   |
| 25   | 0xFFC3FF1                                                                   |
| 26   | 0xFF81FF1                                                                   |
| 27   | 0xFE00FF1                                                                   |
| 28   | 0x1FF1FF1                                                                   |
| 29   | 0xFFCFFC3                                                                   |
| 30   | 0x7FF7FF1                                                                   |
| 31   | 0xFFF0007                                                                   |
| 32   | 0xFFFFF1                                                                    |



Table 7-9. Transmit Jitter Test Pattern, 3-Channel Mode

| Word | Test Pattern:<br>R[7:4], R[3:0], G[7:4], G[3:0], B[7-4], B[3-0], 0,VS,HS,DE |
|------|-----------------------------------------------------------------------------|
| 1    | 0x0000001                                                                   |
| 2    | 0x0000001                                                                   |
| 3    | 0x0000003                                                                   |
| 4    | 0x0101013                                                                   |
| 5    | 0x0303033                                                                   |
| 6    | 0x0707073                                                                   |
| 7    | 0x1818183                                                                   |
| 8    | 0xE7E7E71                                                                   |
| 9    | 0x3535351                                                                   |
| 10   | 0x0202021                                                                   |
| 11   | 0x5454543                                                                   |
| 12   | 0xA5A5A51                                                                   |
| 13   | 0xADADAD1                                                                   |
| 14   | 0x555551                                                                    |
| 15   | 0xA6A2AA3                                                                   |
| 16   | 0xA6A2AA5                                                                   |
| 17   | 0x555553                                                                    |
| 18   | 0x555555                                                                    |
| 19   | 0xAAAAAA1                                                                   |
| 20   | 0x5252521                                                                   |
| 21   | 0x5A5A5A1                                                                   |
| 22   | 0xABABAB1                                                                   |
| 23   | 0xFDFCFD1                                                                   |
| 24   | 0xCAAACA1                                                                   |
| 25   | 0x1818181                                                                   |
| 26   | 0xE7E7E71                                                                   |
| 27   | 0xF8F8F81                                                                   |
| 28   | 0xFCFCFC1                                                                   |
| 29   | 0xFEFEFE1                                                                   |
| 30   | 0xFFFFF1                                                                    |
| 31   | 0xFFFFF5                                                                    |
| 32   | 0xFFFFF5                                                                    |



# 8 Detailed Description

## 8.1 Overview

The SN65LVDS301 is a serialising device where the input paralle data is converted to Sub Low-Voltage Differential Signaling (SubLVDS) serial outputs. The SN65LVDS301 supports three power modes (Shutdown, Standby and Active) to conserve power. When transmitting, the PLL locks to the incoming pixel clock PCLK and generates an internal high-speed clock at the line rate of the data lines. The parallel data are latched on the rising or falling edge of PCLK as selected by the external control signal CPOL. The serialized data is presented on the serial outputs D0, D1, D2 with a recreated PCLK generated from the internal high-speed clock, output on the CLK output. If PCLK stops, the device enters a standby mode to conserve power

The parallel (CMOS) input bus offers a bus-swap feature. The SWAP pin configures the input order of the pixel data to be either R[7:0]. G[7:0], B[7:0], VS, HS, DE or B[0:7]. G[0:7], R[0:7], VS, HS, DE. This gives a PCB designer the flexibility to better match the bus to the host controller pinout or to put the transmitter device on the top side or the bottom side of the PCB.

Two Link Select lines LS0 and LS1 control whether 1, 2 or 3 serial links are used. The TXEN input may be used to put the SN65LVDS301 in a shutdown mode. The SN65LVDS301 enters an active Standby mode if the input clock PCLK stops.

Product Folder Links: SN65LVDS301

## 8.2 Functional Block Diagram



Figure 8-1. Functional Block Diagram

## 8.3 Feature Description

## 8.3.1 Swap Pin Functionality

The SWAP pin allows the pcb designer to reverse the RGB bus to minimize potential signal crossovers in the PCB routing. The two drawings beneath show the RGB signal pin assignment based on the SWAP-pin setting.





**Table 8-1. NUMERIC PIN LIST** 

| PIN        | SWAP | SIGNAL | . PIN | SWAP | SIGNAL  | . PIN | SWAP | SIGNAL              |
|------------|------|--------|-------|------|---------|-------|------|---------------------|
| A1         | _    | GND    | C1    | 0    | В6      | F4    | 0    | B1                  |
| 40         | 0    | G2     |       | 1    | R1      | — F1  | 1    | R6                  |
| A2         | 1    | G5     | C2    | 0    | B7      | F2    | 0    | B2                  |
| 4.2        | 0    | G4     |       | 1    | R0      | F2    | 1    | R5                  |
| A3         | 1    | G3     | C3    | UNPO | PULATED | F3    | _    | VDD                 |
| A4         | 0    | G6     | C4    | _    | VDD     | F4    | _    | GND                 |
| A4         | 1    | G1     | C5    | _    | GND     | F5    | _    | GND                 |
| ۸E         | 0    | R0     | C6    | _    | VDD     | F6    | _    | GND                 |
| A5         | 1    | B7     | C7    | _    | VDD     | F7    | _    | GND                 |
| AG         | 0    | R2     | C8    | _    | GND     | F8    | _    | V <sub>DDPLLD</sub> |
| <b>A</b> 6 | 1    | B5     | С9    | _    | LS0     | F9    | _    | D1+                 |
| <b>A</b> 7 | 0    | R4     | D1    | 0    | B4      | G1    | _    | PCLK                |
| A          | 1    | В3     | Ji    | 1    | R3      | G2    | 0    | В0                  |
| 40         | 0    | R6     | D2    | 0    | B5      |       | 1    | R7                  |
| <b>A</b> 8 | 1    | B1     |       | 1    | R2      | G3    | _    | V <sub>DD</sub>     |
| A9         | _    | GND    | D3    | _    | VDD     | G4    | _    | GND                 |
| B1         | 0    | G0     | D4    | _    | GND     | G5    | _    | GND                 |
| ы          | 1    | G7     | D5    | _    | GND     | G6    | _    | GND                 |
| В2         | 0    | G1     | D6    | _    | GND     | G7    | _    | GND                 |
| 62         | 1    | G6     | D7    | _    | GND     | G8    | _    | GND <sub>LVDS</sub> |
| В3         | 0    | G3     | D8    | _    | LS1     | G9    | _    | D1–                 |
| БЭ         | 1    | G4     | D9    | _    | D2+     | H1    | _    | HS                  |
| B4         | 0    | G5     | E1    | 0    | В3      | H2    | _    | VS                  |
| D4         | 1    | G2     |       | 1    | R4      | Н3    | _    | GND                 |
| В5         | 0    | G7     | E2    | _    | GND     | H4    | _    | GND <sub>LVDS</sub> |
| DO         | 1    | G0     | E3    | _    | VDD     | H5    | _    | V <sub>DDLVDS</sub> |

**GND**<sub>LVDS</sub>

Table 8-1. NUMERIC PIN LIST (continued)

| Table 6-1: NOMETRO 1 IN EIGH (Continued) |      |        |       |      |                     |       |      |                     |  |  |
|------------------------------------------|------|--------|-------|------|---------------------|-------|------|---------------------|--|--|
| PIN                                      | SWAP | SIGNAL | . PIN | SWAP | SIGNAL              | . PIN | SWAP | SIGNAL              |  |  |
| В6                                       | 0    | R1     | E4    | _    | GND                 | Н6    | _    | GND <sub>PLLA</sub> |  |  |
| D0                                       | 1    | B6     | E5    | _    | GND                 | H7    | _    | $V_{DDPLLA}$        |  |  |
| В7                                       | 0    | R3     | E6    | _    | GND                 | Н8    | _    | V <sub>DDLVDS</sub> |  |  |
| D/                                       | 1    | B4     | E7    | _    | GND                 | Н9    | _    | CPOL                |  |  |
| В8                                       | 0    | R5     | E8    | _    | GND <sub>PLLD</sub> | J1    | _    | GND                 |  |  |
| Бо                                       | 1    | B2     | E9    | _    | D2-                 | J2    | _    | DE                  |  |  |
| В9                                       | 0    | R7     |       |      |                     | J3    | _    | TXEN                |  |  |
| D9                                       | 1    | В0     |       |      |                     | J4    | _    | D0-                 |  |  |
|                                          |      |        |       |      |                     | J5    | _    | D0+                 |  |  |
|                                          |      |        |       |      |                     | J6    | _    | CLK-                |  |  |
|                                          |      |        |       |      |                     | J7    | _    | CLK+                |  |  |
|                                          |      |        |       |      |                     | J8    | _    | SWAP                |  |  |
|                                          |      |        |       |      |                     |       |      |                     |  |  |

### 8.3.2 Parity Bit Generation

The SN65LVDS301 transmitter calculates the parity of the transmit data word and sets the parity bit accordingly. The parity bit covers the 27 bit data payload consisting of 24 bits of pixel data plus VS, HS and DE. The two reserved bits are not included in the parity generation. ODD Parity bit signaling is used. The transmitter sets the Parity bit if the sum of the 27 data bits result in an even number of ones. The Parity bit is cleared otherwise. This allows the receiver to verify Parity and detect single bit errors.

## 8.4 Device Functional Modes

#### 8.4.1 Serialization Modes

The SN65LVDS301 transmitter has three modes of operation controlled by link-select pins LS0 and LS1. Table 8-2 shows the serializer modes of operation.

Table 8-2. Logic Table: Link Select Operating Modes

| LS1 | LS0 |      | Mode of Operation                          | Data Links Status                   |
|-----|-----|------|--------------------------------------------|-------------------------------------|
| 0   | 0   | 1ChM | ,                                          | D0 active;<br>D1, D2 high-impedance |
| 0   | 1   | 2ChM | ,                                          | D0, D1 active;<br>D2 high-impedance |
| 1   | 0   | 3ChM | 3-channel mode (10-bit serialization rate) | D0, D1, D2 active                   |
| 1   | 1   |      | Reserved                                   | Reserved                            |

#### 8.4.1.1 1-Channel Mode

While LS0 and LS1 are held low, the SN65LVDS301 transmits payload data over a single SubLVDS data pair, D0. The PLL locks to PCLK and internally multiplies the clock by a factor of 30. The internal high-speed clock is used to serialize (shift out) the data payload on D0. Two reserved bits and the parity bit are added to the data frame. Figure 8-4 illustrates the timing and the mapping of the data payload into the 30-bit frame. The internal high-speed clock is divided by a factor of 30 to recreate the pixel clock, and presented on the SubLVDS CLK output. While in this mode, the PLL can lock to a clock that is in the range of 4 MHz through 15 MHz. This mode is intended for smaller video display formats (e.g. QVGA to HVGA) that do not require the full bandwidth capabilities of the SN65LVDS301.



Figure 8-4. Data and Clock Output in 1-Channel Mode (LS0 and LS1 = low).

#### 8.4.1.2 2-Channel Mode

While LS0 is held high and LS1 is held low, the SN65LVDS301 transmits payload data over two SubLVDS data pairs, D0 and D1. The PLL locks to PCLK and internally multiplies it by a factor of 15. The internal high-speed clock is used to serialize the data payload on D0, and D1. Two reserved bits and the parity bit are added to the data frame. Figure 8-5 illustrates the timing and the mapping of the data payload into the 30-bit frame and how the frame becomes split into the two output channels. The internal high-speed clock is divided by 15 to recreate the pixel clock, and presented on SubLVDS CLK. The PLL can lock to a clock that is in the range of 8 MHz through 30 MHz in this mode. Typical applications for using the 2-channel mode are HVGA and VGA displays.



Figure 8-5. Data and Clock Output in 2-Channel Mode (LS0 = high; LS1 = low).

#### 8.4.1.3 3-Channel Mode

While LS0 is held low and LS1 is held high, the SN65LVDS301 transmits payload data over three SubLVDS data pairs D0, D1, and D2. The PLL locks to PCLK, and internally multiplies it by 10. The internal high-speed clock is used to serialize the data payload on D0, D1, and D2. Two reserved bits and the parity bit are added to the data frame. Figure 8-6 illustrates the timing and the mapping of the data payload into the 30-bit frame and how the frame becomes split over the three output channels. The internal high speed clock is divided back down by a factor of 10 to recreate the pixel clock and presented on SubLVDS CLK output. While in this mode, the PLL can lock to a clock in the range of 20 MHz through 65 MHz. The 3-channel mode supports applications with very large display resolutions such as VGA or XGA.



Figure 8-6. Data and Clock Output in 3-Channel Mode (LS0 = low; LS1 = high).

#### 8.4.2 Powerdown Modes

The SN65LVDS301 Transmitter has two powerdown modes to facilitate efficient power management.

#### 8.4.3 Shutdown Mode

The SN65LVDS301 enters Shutdown mode when the TXEN pin is asserted low. This turns off all transmitter circuitry, including the CMOS input, PLL, serializer, and SubLVDS transmitter output stage. All outputs are high-impedance. Current consumption in Shutdown mode is nearly zero.

#### 8.4.4 Standby Mode

The SN65LVDS301 enters the Standby mode if TXEN is high and the PCLK input signal frequency is less than 500kHz. All circuitry except the PCLK input monitor is shut down, and all outputs enter high-impedance mode. The current consumption in Standby mode is very low. When the PCLK input signal is completely stopped, the I  $_{DD}$  current consumption is less than 10  $_{\mu}$ A. The PCLK input must not be left floating.

### Note

A floating (left open) CMOS input allows leakage currents to flow from  $V_{DD}$  to GND. To prevent large leakage current, a CMOS gate must be kept at a valid logic level, either  $V_{IH}$  or  $V_{IL}$ . This can be achieved by applying an external voltage of  $V_{IH}$  or  $V_{IL}$  to all SN65LVDS301 inputs.

#### 8.4.5 Active Modes

When TXEN is high and the PCLK input clock signal is faster than 3 MHz, the SN65LVDS301 enters Active mode. Current consumption in Active mode depends on operating frequency and the number of data transitions in the data payload.

## 8.4.6 Acquire Mode (PLL approaches lock)

The PLL is enabled and attempts to lock to the input Clock. All outputs remain in high-impedance mode. When the PLL monitor detects stable PLL operation, the device switches from Acquire to Transmit mode. For proper device operation, the pixel clock frequency must fall within the valid  $f_{PCLK}$  range specified under recommended operating conditions. If the pixel clock frequency is larger than 3 MHz but smaller than  $f_{PCLK}$ (min), the SN65LVDS301 PLL is enabled. Under such conditions, it is possible for the PLL to lock temporarily to the pixel clock, causing the PLL monitor to release the device into transmit mode. If this happens, the PLL may or may not be properly locked to the pixel clock input, potentially causing data errors, frequency oscillation, and PLL deadlock (loss of VCO oscillation).

#### 8.4.7 Transmit Mode

After the PLL achieves lock, the device enters the normal transmit mode. The CLK pin outputs a copy of PCLK. Based on the selected mode of operation, the D0, D1, and D2 outputs carry the serialized data. In 1-channel mode, outputs D1 and D2 remain high-impedance. In the 2-channel mode, output D2 remains high-impedance.

### 8.4.8 Status Detect and Operating Modes Flow diagram

The SN65LVDS301 switches between the power saving and active modes in the following way:



Figure 8-7. Status Detect and Operating Modes Flow Diagram

## **Table 8-3. Status Detect and Operating Modes Descriptions**

| Mode          | Characteristics                                                                                                                         | Conditions                                                            |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| Shutdown Mode | Least amount of power consumption <sup>(1)</sup> (most circuitry turned off); All outputs are high-impedance                            | TXEN is low <sup>(1)</sup> (2)                                        |
| Standby Mode  | Low power consumption (only clock activity circuit active; PLL is disabled to conserve power); All outputs are high-impedance           | TXEN is high; PCLK input signal is missing or inactive <sup>(2)</sup> |
| Acquire Mode  | PLL tries to achieve lock; All outputs are high-impedance                                                                               | TXEN is high; PCLK input monitor detected input activity              |
| Transmit Mode | Data transfer (normal operation); Transmitter serializes data and transmits data on serial output; unused outputs remain high-impedance | TXEN is high and PLL is locked to incoming clock                      |

- (1) In Shutdown Mode, all SN65LVDS301 internal switching circuits (e.g., PLL, serializer, etc.) are turned off to minimize power consumption. The input stage of any input pin remains active.
- (2) Leaving inputs unconnected can cause random noise to toggle the input stage and potentially harm the device. All inputs must be tied to a valid logic level  $V_{IL}$  or  $V_{IH}$  during Shutdown or Standby Mode.

Table 8-4. Operating Mode Transitions

| MODE TRANSITION    | USE CASE                       | TRANSITION SPECIFICS                                                                   |  |  |  |  |
|--------------------|--------------------------------|----------------------------------------------------------------------------------------|--|--|--|--|
| Shutdown → Standby | Drive TXEN high to enable      | 1. TXEN high > 10 μs                                                                   |  |  |  |  |
|                    | transmitter                    | 2. Transmitter enters standby mode                                                     |  |  |  |  |
|                    |                                | a. All outputs are high-impedance                                                      |  |  |  |  |
|                    |                                | b. Transmitter turns on clock input monitor                                            |  |  |  |  |
| Standby → Acquire  | Transmitter activity detected  | PCLK input monitor detects clock input activity;                                       |  |  |  |  |
|                    |                                | 2. Outputs remain high-impedance;                                                      |  |  |  |  |
|                    |                                | 3. PLL circuit is enabled                                                              |  |  |  |  |
| Acquire → Transmit | Link is ready to transfer data | PLL is active and approaches lock                                                      |  |  |  |  |
|                    |                                | 2. PLL achieved lock within 2 ms                                                       |  |  |  |  |
|                    |                                | 3. Parallel Data input latches into shift register                                     |  |  |  |  |
|                    |                                | 4. CLK output turns on                                                                 |  |  |  |  |
|                    |                                | 5. selected Data outputs turn on and send out first serial data bit                    |  |  |  |  |
| Transmit → Standby | Request Transmitter to enter   | PCLK Input monitor detects missing PCLK                                                |  |  |  |  |
|                    | Standby mode by stopping PCLK  | 2. Transmitter indicates standby, putting all outputs into high-impedance;             |  |  |  |  |
|                    | PCLK                           | 3. PLL shuts down;                                                                     |  |  |  |  |
|                    |                                | PCLK activity input monitor remains active                                             |  |  |  |  |
| Transmit/Standby → | Turn off Transmitter           | TXEN pulled low for longer than 10us                                                   |  |  |  |  |
| Shutdown           |                                | Transmitter indicates standby, putting output CLK+ and CLK- into high-impedance state; |  |  |  |  |
|                    |                                | Transmitter puts all other outputs into high-impedance state                           |  |  |  |  |
|                    |                                | 4. Most IC circuitry is shut down for least power consumption                          |  |  |  |  |

Copyright © 2020 Texas Instruments Incorporated

Submit Document Feedback



# 9 Application information

## 9.1 Application Information

General application guidelines and hints for LVDS drivers and receivers may be found in the LVDS application notes and design guides.

## 9.2 Preventing Increased Leakage Currents in Control Inputs

A floating (left open) CMOS input allows leakage currents to flow from  $V_{DD}$  to GND. Do not leave any CMOS Input unconnected or floating. Every input must be connected to a valid logic level  $V_{IH}$  or  $V_{OL}$  while power is supplied to  $V_{DD}$ . This also minimizes the power consumption of standby and power down mode.

## 9.3 VGA Application

Figure 9-1 shows a possible implementation of a VGA display. The LVDS301 interfaces to the SN65LVDS302, which is the corresponding receiver device to deserialize the data and drive the display driver. The pixel clock rate of 22 MHz assumes ~10% blanking overhead and 60 Hz display refresh rate. The application assumes 24-bit color resolution. It is also shown, how the application processor provides a powerdown (reset) signal for both serializer and the display driver. The signal count over the FPC could be further decreased by using the standby option on the SN65LVDS302 and pulling RXEN high with a 30 kΩ resistor to  $V_{\rm ND}$ .



Figure 9-1. Typical VGA Display Application

Submit Document Feedback

Copyright © 2020 Texas Instruments Incorporated

## 9.4 Dual LCD-Display Application

The example in Figure 9-2 shows a possible application setup driving two video mode displays from one application processor. The data rate of 330 Mbps at a pixel clock rate of 5.5 MHz corresponds to QVGA resolution at 60 Hz refresh rate and 10% blanking overhead.



Figure 9-2. Example Dual-QVGA Display Application

## 9.5 Typical Application Frequencies

The SN65LVDS301 supports pixel clock frequencies from 4 MHz to 65 MHz over 1, 2, or 3 data lanes. Table 9-1 provides a few typical display resolution examples and shows the number of data lanes necessary to connect the LVDS301 with the display. The blanking overhead is assumed to be 20%. Often, blanking overhead is smaller, resulting in a lower data rate. Furthermore, the examples in the table assumes a display frame refresh rate of 60 Hz or 90 Hz. The actual refresh rate may differ depending on the application-processor clock implementation.

| Table 9-1. Typical Application Data Rates & Serial Lan | e Usage |
|--------------------------------------------------------|---------|
|--------------------------------------------------------|---------|

| Display Screen  | Visible Pixel | Blanking | Display         | Pixel Clock Frequency | Serial Data Rate Per Lane |          |          |  |
|-----------------|---------------|----------|-----------------|-----------------------|---------------------------|----------|----------|--|
| Resolution      | Count         | Overhead | Refresh<br>Rate | [MHz]                 | 1-ChM                     | 2-ChM    | 3-ChM    |  |
| 176x220 (QCIF+) | 38,720        | 20%      | 90 Hz           | 4.2 MHz               | 125 Mbps                  |          |          |  |
| 240x320 (QVGA)  | 76,800        |          | 60 Hz           | 5.5 MHz               | 166 Mbps                  |          |          |  |
| 640x200         | 128,000       |          |                 | 9.2 MHz               | 276 Mbps                  | 138 Mbps |          |  |
| 352x416 (CIF+)  | 146,432       |          |                 | 10.5 MHz              | 316 Mbps                  | 158 Mbps |          |  |
| 352x440         | 154,880       |          |                 | 11.2 MHz              | 335 Mbps                  | 167 Mbps |          |  |
| 320x480 (HVGA)  | 153,600       |          |                 | 11.1 MHz              | 332 Mbps                  | 166 Mbps |          |  |
| 800x250         | 200,000       |          |                 | 14.4 MHz              | 432 Mbps                  | 216 Mbps |          |  |
| 640x320         | 204,800       |          |                 | 14.7 MHz              | 442 Mbps                  | 221 Mbps |          |  |
| 640x480 (VGA)   | 307,200       |          |                 | 22.1 MHz              |                           | 332 Mbps | 221 Mbps |  |
| 1024x320        | 327,680       |          |                 | 23.6 MHz              |                           | 354 Mbps | 236 Mbps |  |
| 854x480 (WVGA)  | 409,920       |          |                 | 29.5 MHz              |                           | 443 Mbps | 295 Mbps |  |
| 800x600 (SVGA)  | 480,000       |          |                 | 34.6 MHz              |                           |          | 346 Mbps |  |
| 1024x768 (XGA)  | 786,432       |          |                 | 56.6 MHz              |                           |          | 566 Mbps |  |



## 9.5.1 Calculation Example: HVGA Display

This example calculation shows a typical Half-VGA display with these parameters:

Display Resolution: 480 x 320 Frame Refresh Rate: 58.4 Hz Horizontal Visible Pixel: 480 columns Horizontal Front Porch: 20 columns 5 columns Horizontal Sync: Horizontal Back Porch: 3 columns Vertical Visible Pixel: 320 lines Vertical Front Porch: 10 lines Vertical Sync: 5 lines Vertical Back Porch: 3 lines



Figure 9-3. HVGA Display Parameters

Calculation of the total number of pixel and Blanking overhead:

Visible Area Pixel Count: 480 × 320 = 153600 pixel

Total Frame Pixel Count:  $(480+20+5+3) \times (320+10+5+3) = 171704$  pixel

Blanking Overhead: (171704-153600) ÷ 153600 = 11.8 %

The application requires following serial-link parameters:

Pixel Clk Frequency:  $171704 \times 58.4 \text{ Hz} = 10.0 \text{ MHz}$ 

Serial Data Rate: 1-channel mode: 10.0 MHz × 30 bit/channel = 300 Mbps

2-channel mode: 10.0 MHz × 15 bit/channel = 150 Mbps

Submit Document Feedback

Copyright © 2020 Texas Instruments Incorporated

## 10 Power Supply Design Recommendation

For a multilayer pcb, it is recommended to keep one common GND layer underneath the device and connect all ground terminals directly to this plane.

## 10.1 Decoupling Recommendation

The SN65LVDS301 was designed to operate reliably in a constricted environment with other digital switching ICs. In many designs, the SN65LVDS301 often shares a power supply with the application processor. The SN65LVDS301 can operate with power supply noise as specified in *Recommend Device Operating Conditions*. To minimize the power supply noise floor, provide good decoupling near the SN65LVDS301 power pins. The use of four ceramic capacitors ( $2 \times 0.01~\mu F$  and  $2 \times 0.1~\mu F$ ) provides good performance. At the very least, it is recommended to install one 0.1  $\mu F$  and one 0.01  $\mu F$  capacitor near the SN65LVDS301. To avoid large current loops and trace inductance, the trace length between decoupling capacitor and IC power inputs pins must be minimized. Placing the capacitor underneath the SN65LVDS301 on the bottom of the pcb is often a good choice.



## 11 Layout

## 11.1 Layout Guidelines

Use chamfered corners (45° bends) instead of right-angle (90°) bends. Right-angle bends increase the effective trace width, which changes the differential trace impedance creating large discontinuities. A 45° bend is seen as a smaller discontinuity.

When routing traces next to a via or between an array of vias, make sure that the via clearance section does not interrupt the path of the return current on the ground plane below.

Avoid metal layers and traces underneath or between the pads of the LVDS connectors for better impedance matching. Otherwise they cause the differential impedance to drop below 75  $\Omega$  and fail the board during TDR testing.

Use solid power and ground planes for 100  $\Omega$  impedance control and minimum power noise.

For a multilayer PCB, TI recommends keeping one common GND layer underneath the device and connect all ground terminals directly to this plane. For 100 Ω differential impedance, use the smallest trace spacing possible, which is usually specified by the PCB vendor.

Keep the trace length as short as possible to minimize attenuation.

Place bulk capacitors (10 µF) close to power sources, such as voltage regulators or where the power is supplied to the PCB.

Product Folder Links: SN65LVDS301

Submit Document Feedback

## 12 Device and Documentation Support

## 12.1 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 12.2 Trademarks

FlatLink<sup>™</sup> is a trademark of Texas Instruments.

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

nFBGA® is a registered trademark of Tessera, Inc..

All other trademarks are the property of their respective owners.

### 12.3 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 12.4 Glossary

**TI Glossary** 

This glossary lists and explains terms, acronyms, and definitions.



# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 31-Oct-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier     | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|---------------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                           | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                  |                           |      | (4)           | (5)                 |              |              |
| SN65LVDS301ZXH        | Active | Production    | NFBGA (ZXH)   80 | 576   JEDEC<br>TRAY (5+1) | Yes  | SNAGCU        | Level-3-260C-168 HR | -40 to 85    | LVDS301      |
|                       |        |               |                  | TRAT (5+1)                |      |               |                     |              |              |
| SN65LVDS301ZXH.A      | Active | Production    | NFBGA (ZXH)   80 | 576   JEDEC<br>TRAY (5+1) | Yes  | SNAGCU        | Level-3-260C-168 HR | -40 to 85    | LVDS301      |
| SN65LVDS301ZXHR       | Active | Production    | NFBGA (ZXH)   80 | 2500   LARGE T&R          | Yes  | SNAGCU        | Level-3-260C-168 HR | -40 to 85    | LVDS301      |
| SN65LVDS301ZXHR.A     | Active | Production    | NFBGA (ZXH)   80 | 2500   LARGE T&R          | Yes  | SNAGCU        | Level-3-260C-168 HR | -40 to 85    | LVDS301      |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt, See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



www.ti.com 23-May-2025

### **TRAY**



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

#### \*All dimensions are nominal

| Device           | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|------------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| SN65LVDS301ZXH   | ZXH             | NFBGA           | 80   | 576 | 16 x 36              | 150                        | 315    | 135.9     | 7620       | 8.5        | 8.75       | 8.7        |
| SN65LVDS301ZXH.A | ZXH             | NFBGA           | 80   | 576 | 16 x 36              | 150                        | 315    | 135.9     | 7620       | 8.5        | 8.75       | 8.7        |



**BALL GRID ARRAY** 



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis is for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This is a Pb-free solder ball design.



**BALL GRID ARRAY** 



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SBVA017 (www.ti.com/lit/sbva017).



**BALL GRID ARRAY** 



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025