# THS5671A 14-BIT, 125 MSPS, CommsDAC™ DIGITAL-TO-ANALOG CONVERTER

SLAS201A - DECEMBER 1999 - REVISED SEPTEMBER 2002

# Member of the Pin-Compatible **CommsDAC™ Product Family** 125 MSPS Update Rate

- 14-Bit Resolution
- Spurious Free Dynamic Range (SFDR) to Nyquist at 40 MHz Output: 63 dBc
- 1 ns Setup/Hold Time
- Differential Scalable Current Outputs: 2 mA to 20 mA
- On-Chip 1.2 V Reference
- 3 V and 5 V CMOS-Compatible Digital Interface
- **Straight Binary or Twos Complement Input**
- Power Dissipation: 175 mW at 5 V, Sleep

Mode: 25 mW at 5 V

Package: 28-Pin SOIC and TSSOP

#### D13 🞞 1 28 ☐ CLK 27 2 D12 🞞 26 D11 ☐ DGND D10 🗆 25 MODE D9 🞞 24 $\square$ AV<sub>DD</sub> D8 🞞 6 23 COMP2 22 D7 🞞 IOUT1 D6 🞞 21 IOUT2 D5 🞞 20 AGND D4 🞞 19 10 COMP1 18 D3 🗆 11 ☐☐ BIASJ D2 🗆 12 17 III EXTIO D1 🞞 13 16 III EXTLO D0 $\Box$ 14 15 ☐ SLEEP

SOIC (DW) OR TSSOP (PW) PACKAGE

(TOP VIEW)

# description

The THS5671A is a 14-bit resolution digital-to-analog converter (DAC) specifically optimized for digital data transmission in wired and wireless communication systems. The 14-bit DAC is a member of the CommsDAC series of high-speed, low-power CMOS digital-to-analog converters. The CommsDAC family consists of pin compatible 14-, 12-, 10-, and 8-bit DACs. All devices offer identical interface options, small outline package, and pinout. The THS5671A offers superior ac and dc performance while supporting update rates up to 125 MSPS.

The THS5671A operates from an analog supply of 4.5 V to 5.5 V. Its inherent low power dissipation of 175 mW ensures that the device is well-suited for portable and low-power applications. Lowering the full-scale current output reduces the power dissipation without significantly degrading performance. The device features a SLEEP mode, which reduces the standby power to approximately 25 mW, thereby optimizing the power consumption for system needs.

The THS5671A is manufactured in Texas Instruments advanced high-speed mixed-signal CMOS process. A current-source-array architecture combined with simultaneous switching shows excellent dynamic performance. On-chip edge-triggered input latches and a 1.2 V temperature-compensated bandgap reference provide a complete monolithic DAC solution. The digital supply range of 3 V to 5.5 V supports 3 V and 5 V CMOS logic families. Minimum data input setup and hold times allow for easy interfacing with external logic. The THS5671A supports both a straight binary and twos complement input word format, enabling flexible interfacing with digital signal processors.

The THS5671A provides a nominal full-scale differential output current of 20 mA and >300 k $\Omega$  output impedance, supporting both single-ended and differential applications. The output current can be directly fed to the load (e.g., external resistor load or transformer), with no additional external output buffer required. An accurate on-chip reference and control amplifier allows the user to adjust this output current from 20 mA down to 2 mA, with no significant degradation of performance. This reduces power consumption and provides 20 dB gain range control capabilities. Alternatively, an external reference voltage and control amplifier may be applied in applications using a multiplying DAC. The output voltage compliance range is 1.25 V.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

CommsDAC is a trademark of Texas Instruments Incorporated



# description (continued)

The THS5671A is available in both a 28-pin SOIC and TSSOP package. The device is characterized for operation over the industrial temperature range of -40°C to 85°C.

#### **AVAILABLE OPTIONS**

|               | PACKAGE          |                 |  |  |
|---------------|------------------|-----------------|--|--|
| TA            | 28-TSSOP<br>(PW) | 28-SOIC<br>(DW) |  |  |
| -40°C to 85°C | THS5671AIPW      | THS5671AIDW     |  |  |

## functional block diagram





#### **Terminal Functions**

| TERMI     | NAL    |     |                                                                                                                                                                                                                                                 |
|-----------|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME      | NO.    | 1/0 | DESCRIPTION                                                                                                                                                                                                                                     |
| AGND      | 20     | I   | Analog ground return for the internal analog circuitry                                                                                                                                                                                          |
| $AV_{DD}$ | 24     | I   | Positive analog supply voltage (4.5 V to 5.5 V)                                                                                                                                                                                                 |
| BIASJ     | 18     | 0   | Full-scale output current bias                                                                                                                                                                                                                  |
| CLK       | 28     | I   | External clock input. Input data latched on rising edge of the clock.                                                                                                                                                                           |
| COMP1     | 19     | I   | Compensation and decoupling node, requires a 0.1 μF capacitor to AV <sub>DD</sub> .                                                                                                                                                             |
| COMP2     | 23     | I   | Internal bias node, requires a 0.1 μF decoupling capacitor to AGND.                                                                                                                                                                             |
| D[13:0]   | [1:14] | I   | Data bits 0 through 13. D13 is most significant data bit (MSB), D0 is least significant data bit (LSB).                                                                                                                                         |
| DGND      | 26     | I   | Digital ground return for the internal digital logic circuitry                                                                                                                                                                                  |
| $DV_{DD}$ | 27     | - 1 | Positive digital supply voltage (3 V to 5.5 V)                                                                                                                                                                                                  |
| EXTIO     | 17     | I/O | Used as external reference input when internal reference is disabled (i.e., EXTLO = AV <sub>DD</sub> ). Used as internal reference output when EXTLO = AGND, requires a 0.1 $\mu$ F decoupling capacitor to AGND when used as reference output. |
| EXTLO     | 16     | 0   | Internal reference ground. Connect to AVDD to disable the internal reference source.                                                                                                                                                            |
| IOUT1     | 22     | 0   | DAC current output. Full scale when all input bits are set 1                                                                                                                                                                                    |
| IOUT2     | 21     | 0   | Complementary DAC current output. Full scale when all input bits are 0                                                                                                                                                                          |
| MODE      | 25     | I   | Mode select. Internal pulldown. Mode 0 is selected if this pin is left floating or connected to DGND. See timing diagram.                                                                                                                       |
| SLEEP     | 15     | I   | Asynchronous hardware power down input. Active high. Internal pulldown. Requires $5\mu s$ to power down but $3m s$ to power up.                                                                                                                 |

# absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Supply voltage range, AV <sub>DD</sub> (see Note 1)              | 0.3 V to 6.5 V                             |
|------------------------------------------------------------------|--------------------------------------------|
| DV <sub>DD</sub> (see Note 2)                                    | 0.3 V to 6.5 V                             |
| Voltage between AGND and DGND                                    | 0.3 V to 0.5 V                             |
| Supply voltage range, AV <sub>DD</sub> to DV <sub>DD</sub>       | 6.5 V to 6.5 V                             |
| CLK, SLEEP, MODE (see Note 2)                                    | $\dots$ -0.3 V to DV <sub>DD</sub> + 0.3 V |
| Digital input D13-D0 (see Note 2)                                | 0.3 V to DV <sub>DD</sub> + 0.3 V          |
| IOUT1, IOUT2 (see Note 1)                                        | 1 V to AV <sub>DD</sub> + 0.3 V            |
| COMP1, COMP2 (see Note 1)                                        | $\dots$ -0.3 V to AV <sub>DD</sub> + 0.3 V |
| EXTIO, BIASJ (see Note 1)                                        | $\dots$ -0.3 V to AV <sub>DD</sub> + 0.3 V |
| EXTLO (see Note 1)                                               |                                            |
| Peak input current (any input)                                   | 20 mA                                      |
| Peak total input current (all inputs)                            | –30 mA                                     |
| Operating free-air temperature range, T <sub>A</sub> : THS5671AI | –40°C to 85°C                              |
| Storage temperature range                                        | 65°C to 150°C                              |
| Lead temperature 1,6 mm (1/16 inch) from the case for 10 seconds | 260°C                                      |
|                                                                  |                                            |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. Measured with respect to AGND.

2. Measured with respect to DGND.



electrical characteristics over recommended operating free-air temperature range, AV<sub>DD</sub> = 5 V, DV<sub>DD</sub> = 5 V, IOUT<sub>FS</sub> = 20 mA (unless otherwise noted)

#### dc specifications

|              | PARAMETER                    | TEST CONDITIONS                                                             | MIN  | TYP       | MAX  | UNIT   |
|--------------|------------------------------|-----------------------------------------------------------------------------|------|-----------|------|--------|
| Resolution   | on                           |                                                                             | 14   |           |      | Bits   |
| DC accu      | racy†                        |                                                                             |      |           |      |        |
| INL          | Integral nonlinearity        | T 4000 to 0500                                                              | -7   | ±2.5      | 7    | LSB    |
| DNL          | Differential nonlinearity    | $T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$                          | -3.5 | ±2        | 3.5  | LSB    |
| Monotonicity |                              | At 11-bit level                                                             | M    | lonotonic |      |        |
| Analog o     | output                       |                                                                             |      |           |      |        |
|              | Offset error                 |                                                                             |      | 0.02      |      | %FSR   |
|              | 0-1                          | Without internal reference                                                  |      | 2.3       |      | 0/ FOD |
| <u> </u>     | Gain error                   | With internal reference                                                     |      | 1.3       |      | %FSR   |
|              | Full scale output current‡   |                                                                             | 2    |           | 20   | mA     |
|              | Output compliance range      | $AV_{DD} = 5 \text{ V}$ , $IOUT_{FS} = 20 \text{ mA}$                       | -1   |           | 1.25 | V      |
|              | Output resistance            |                                                                             |      | 300       |      | kΩ     |
|              | Output capacitance           |                                                                             |      | 5         |      | pF     |
| Reference    | ce output                    |                                                                             |      |           |      |        |
|              | Reference voltage            |                                                                             | 1.18 | 1.22      | 1.32 | V      |
|              | Reference output current§    |                                                                             |      | 100       |      | nA     |
| Reference    | ce input                     | •                                                                           |      |           |      | -      |
| VEXTIO       | Input voltage range          |                                                                             | 0.1  |           | 1.25 | V      |
|              | Input resistance             |                                                                             |      | 1         |      | MΩ     |
| 1            | Small signal bandwidth¶      | Without C <sub>COMP1</sub>                                                  |      | 1.3       |      | MHz    |
|              | Input capacitance            |                                                                             |      | 100       |      | pF     |
| Tempera      | ture coefficients            |                                                                             |      |           |      |        |
|              | Offset drift                 |                                                                             |      | 0         |      |        |
|              | Only defin                   | Without internal reference                                                  |      | ±40       |      | ppm of |
| <u> </u>     | Gain drift                   | With internal reference                                                     |      | ±120      |      | ĖSR/°C |
|              | Reference voltage drift      |                                                                             |      | ±35       |      |        |
| Power su     | upply                        |                                                                             |      |           |      | _      |
| $AV_{DD}$    | Analog supply voltage        |                                                                             | 4.5  | 5         | 5.5  | V      |
| $DV_{DD}$    | Digital supply voltage       |                                                                             | 3    |           | 5.5  | V      |
| 1            | Analog supply current        |                                                                             |      | 25        | 30   | mA     |
| IAVDD        | Sleep mode supply current    | Sleep mode                                                                  |      | 3         | 5    | mA     |
| IDVDD        | Digital supply current#      |                                                                             |      | 5         | 6    | mA     |
|              | Power dissipation            | $AV_{DD} = 5 \text{ V},  DV_{DD} = 5 \text{ V},  IOUT_{FS} = 20 \text{ mA}$ |      | 175       |      | mW     |
| $AV_{DD}$    |                              |                                                                             |      | ±0.4      |      | 0/5055 |
| $DV_{DD}$    | Power supply rejection ratio |                                                                             |      | ±0.025    |      | %FSR/V |
|              | Operating range              |                                                                             | -40  |           | 85   | °C     |

<sup>†</sup> Measured at IOUT1 in virtual ground configuration.

Specifications subject to change



<sup>‡</sup> Nominal full-scale current IOUTFS equals 32X the IBIAS current.

<sup>§</sup> Use an external buffer amplifier with high impedance input to drive any external load.

<sup>¶</sup> Reference bandwidth is a function of external cap at COMP1 pin and signal level.

<sup>#</sup> Measured at f<sub>CLK</sub> = 50 MSPS and f<sub>OUT</sub>= 1 MHz. Il Measured for 50  $\Omega$  R<sub>LOAD</sub> at IOUT1 and IOUT2, f<sub>CLK</sub> = 50 MSPS and f<sub>OUT</sub> = 20 MHz.

electrical characteristics over recommended operating free-air temperature range, AV<sub>DD</sub> = 5 V, DV<sub>DD</sub> = 5 V, IOUT<sub>FS</sub> = 20 mA, differential transformer coupled output, 50  $\Omega$  doubly terminated load (unless otherwise noted)

#### ac specifications

| PARAMETER             |                                             | TEST CONDITIONS                                                                        | MIN | TYP | MAX | UNIT      |
|-----------------------|---------------------------------------------|----------------------------------------------------------------------------------------|-----|-----|-----|-----------|
| Analog o              | output                                      |                                                                                        | •   |     |     |           |
| <b>f</b> =            | Maximum autaut undata rata                  | DV <sub>DD</sub> = 4.5 V to 5.5 V                                                      | 100 | 125 |     | MODO      |
| fCLK                  | Maximum output update rate                  | DV <sub>DD</sub> = 3 V to 3.6 V                                                        | 70  | 100 |     | MSPS      |
| ts(DAC)               | Output settling time to 0.1%†               |                                                                                        |     | 35  |     | ns        |
| t <sub>pd</sub>       | Output propagation delay                    |                                                                                        |     | 1   |     | ns        |
| GE                    | Glitch energy <sup>‡</sup>                  | Worst case LSB transition (code 8191 – code 8192)                                      |     | 5   |     | pV-s      |
| t <sub>r(IOUT)</sub>  | Output rise time 10% to 90%†                |                                                                                        |     | 1   |     | ns        |
| t <sub>f</sub> (IOUT) | Output fall time 90% to 10%                 |                                                                                        |     | 1   |     | ns        |
|                       |                                             | IOUT <sub>FS</sub> = 20 mA                                                             |     | 15  |     | A / (1.17 |
|                       | Output noise                                | IOUT <sub>FS</sub> = 2 mA                                                              |     | 10  |     | pA/√HZ    |
| AC linea              | rity§                                       |                                                                                        |     |     |     |           |
|                       | Total harmonic distortion                   | f <sub>CLK</sub> = 25 MSPS, f <sub>OUT</sub> = 1 MHz, T <sub>A</sub> = 25°C            |     | -74 |     |           |
| T. 10                 |                                             | $f_{CLK}$ = 50 MSPS, $f_{OUT}$ = 1 MHz, $T_A$ = -40°C to 85°C                          |     | -73 | -66 |           |
| THD                   |                                             | f <sub>CLK</sub> = 50 MSPS, f <sub>OUT</sub> = 2 MHz, T <sub>A</sub> = 25°C            | -71 |     |     | dBc       |
|                       |                                             | f <sub>CLK</sub> = 100 MSPS, f <sub>OUT</sub> = 2 MHz, T <sub>A</sub> = 25°C           |     | -71 |     |           |
|                       |                                             | f <sub>CLK</sub> = 25 MSPS, f <sub>OUT</sub> = 1 MHz, T <sub>A</sub> = 25°C            |     | 82  |     |           |
|                       |                                             | $f_{CLK}$ = 50 MSPS, $f_{OUT}$ = 1 MHz, $T_{A}$ = -40°C to 85°C                        | 68  |     |     |           |
|                       |                                             | f <sub>CLK</sub> = 50 MSPS, f <sub>OUT</sub> = 1 MHz, T <sub>A</sub> = 25°C            |     | 82  |     |           |
|                       |                                             | f <sub>CLK</sub> = 50 MSPS, f <sub>OUT</sub> = 2.51 MHz, T <sub>A</sub> = 25°C         |     | 75  |     | dBc       |
|                       | Spurious free dynamic range to Nyquist      | $f_{CLK}$ = 50 MSPS, $f_{OUT}$ = 5.02 MHz, $T_{A}$ = 25°C                              |     | 74  |     |           |
| CEDD                  | ivyquist                                    | $f_{CLK}$ = 50 MSPS, $f_{OUT}$ = 20.2 MHz, $T_{A}$ = 25°C                              |     | 57  |     |           |
| SFDR                  |                                             | f <sub>CLK</sub> = 100 MSPS, f <sub>OUT</sub> = 5.04 MHz, T <sub>A</sub> = 25°C        |     | 70  |     | dBc       |
|                       |                                             | f <sub>CLK</sub> = 100 MSPS, f <sub>OUT</sub> = 20.2 MHz, T <sub>A</sub> = 25°C        |     | 66  |     | dBc       |
|                       |                                             | f <sub>CLK</sub> = 100 MSPS, f <sub>OUT</sub> = 40.4 MHz, T <sub>A</sub> = 25°C        |     | 63  |     | dBc       |
|                       | Consideration of the analysis are a second  | f <sub>CLK</sub> = 50 MSPS, f <sub>OUT</sub> = 1 MHz, T <sub>A</sub> = 25°C,1 MHz span |     | 90  |     |           |
|                       | Spurious free dynamic range within a window | f <sub>CLK</sub> = 50 MSPS, f <sub>OUT</sub> = 5.02 MHz, 2 MHz span                    |     | 89  |     | dBc       |
|                       | within a willidow                           | f <sub>CLK</sub> = 100 MSPS, f <sub>OUT</sub> = 5.04 MHz, 4 MHz span                   |     | 89  |     |           |

<sup>&</sup>lt;sup>†</sup> Measured single ended into 50  $\Omega$  load at IOUT1.



<sup>‡</sup> Single-ended output IOUT1, 50  $\Omega$  doubly terminated load.

<sup>§</sup> Measured with a 50%/50% duty cycle (high/low percentage of the clock). Optimum ac linearity is obtained when limiting the duty cycle to a range from 45%/55% to 55%/45%.

# THS5671A 14-BIT, 125 MSPS, CommsDAC<sup>TM</sup> DIGITAL-TO-ANALOG CONVERTER SLAS201A - DECEMBER 1999 - REVISED SEPTEMBER 2002

electrical characteristics over recommended operating free-air temperature range,  $AV_{DD} = 5 \text{ V}$ ,  $DV_{DD} = 5 \text{ V}$ ,  $IOUT_{FS} = 20 \text{ mA}$  (unless otherwise noted)

# digital specifications

|                    | PARAME                      | TER                    | TEST CONDITIONS                 | MIN | TYP | MAX | UNIT |
|--------------------|-----------------------------|------------------------|---------------------------------|-----|-----|-----|------|
| Interface          |                             |                        | •                               |     |     |     |      |
| V                  | High-level input voltage    |                        | DV <sub>DD</sub> = 5 V          | 3.5 | 5   |     | .,   |
| $V_{IH}$           | High-level input voltage    |                        | DV <sub>DD</sub> = 3.3 V        | 2.1 | 3.3 |     | V    |
|                    |                             |                        | DV <sub>DD</sub> = 5 V          |     | 0   | 1.3 | .,   |
| VIL                | Low-level input voltage     |                        | DV <sub>DD</sub> = 3.3 V        |     | 0   | 0.9 | V    |
|                    | H High-level input current  | MODE and SLEEP         | DV <sub>DD</sub> = 3 V to 5.5 V | -15 |     | 15  | _    |
| lΗ                 |                             | All other digital pins | DV <sub>DD</sub> = 3 V to 5.5 V | -10 |     | 10  | μΑ   |
|                    |                             | MODE and SLEEP         | DV <sub>DD</sub> = 3 V to 5.5 V | -15 |     | 15  | _    |
| IIL                | Low-level input current     | All other digital pins | DV <sub>DD</sub> = 3 V to 5.5 V | -10 |     | 10  | μА   |
| Cl                 | Input capacitance           |                        |                                 | 1   |     | 5   | pF   |
| Timing             |                             |                        |                                 |     |     |     |      |
| t <sub>su(D)</sub> | Input setup time            |                        |                                 | 1   |     |     | ns   |
| th(D)              | Input hold time             |                        |                                 | 1   |     |     | ns   |
| tw(LPH)            | Input latch pulse high time |                        |                                 | 4   |     |     | ns   |
| <sup>t</sup> d(D)  | Digital delay time          |                        |                                 |     |     | 1   | clk  |

Specifications subject to change





 $^{\dagger}$  AV DD = 5 V, IOUTFS = 20 mA, differential transformer coupled output, 50  $\Omega$  doubly terminated load, TA = 25°C (unless otherwise noted.)

60

0

Fout - Output Frequency - MHz

Figure 3



48

0

25

Fout - Output Frequency - MHz

Figure 4

# **OUTPUT FREQUENCY AT 70 MSPS** 78 SFDR - Spurious Free Dynamic Range - dBc $DV_{DD} = 5 V$ 72 -12 dBFS 66 -6 dBFS 0 dBFS 60 54 48 0 10 20 30 40 Fout - Output Frequency - MHz

SPURIOUS FREE DYNAMIC RANGE

# SPURIOUS FREE DYNAMIC RANGE **OUTPUT FREQUENCY AT 100 MSPS**



# SPURIOUS FREE DYNAMIC RANGE **OUTPUT FREQUENCY AT 125 MSPS**

Figure 5



# SPURIOUS FREE DYNAMIC RANGE **OUTPUT FREQUENCY AT 0 dBFS**



 $^{\dagger}$  AV DD = 5 V, IOUTFS = 20 mA, differential transformer coupled output, 50  $\Omega$  doubly terminated load, TA = 25°C (unless otherwise noted.)



# **OUTPUT FREQUENCY AT 5 MSPS** 90 $DV_{DD} = 3.3 V$ SFDR - Spurious Free Dynamic Range - dBc 0 dBFS 84 78 -6 dBFS -12 dBFS 72 66 60 0.0 2.0 0.5 1.0 1.5 Fout - Output Frequency - MHz

SPURIOUS FREE DYNAMIC RANGE

# Figure 9 SPURIOUS FREE DYNAMIC RANGE



# SPURIOUS FREE DYNAMIC RANGE vs OUTPUT FREQUENCY AT 25 MSPS



# SPURIOUS FREE DYNAMIC RANGE vs OUTPUT FREQUENCY AT 70 MSPS



 $^{\dagger}$  AV DD = 5 V, IOUTFS = 20 mA, differential transformer coupled output, 50  $\Omega$  doubly terminated load, TA = 25°C (unless otherwise noted.)



#### **SPURIOUS FREE DYNAMIC RANGE**



#### SPURIOUS FREE DYNAMIC RANGE



#### **DUAL TONE SPURIOUS FREE DYNAMIC RANGE**



# TOTAL HARMONIC DISTORTION





† AV<sub>DD</sub> = 5 V, IOUT<sub>FS</sub> = 20 mA, differential transformer coupled output, 50 Ω doubly terminated load, T<sub>A</sub> = 25°C (unless otherwise noted.)



# SPURIOUS FREE DYNAMIC RANGE vs FULL-SCALE OUTPUT CURRENT AT 100 MSPS

#### 84 $DV_{DD} = 5 V$ F<sub>out</sub> = 2.5 MHz SFDR - Spurious Free Dynamic Range - dBc 78 72 F<sub>out</sub> = 10 MHz 66 $F_{out} = 28.6 \text{ MHz}$ 60 F<sub>out</sub> = 40 MHz 54 48 2 10 12 16 18 20 IOUTFS - Full-Scale Output Current - mA Figure 17

# SPURIOUS FREE DYNAMIC RANGE vs OUTPUT FREQUENCY AT 100 MSPS



# SPURIOUS FREE DYNAMIC RANGE

# TEMPERATURE AT 70 MSPS



 $^{\dagger}$  AV<sub>DD</sub> = 5 V, IOUT<sub>FS</sub> = 20 mA, differential transformer coupled output, 50  $\Omega$  doubly terminated load, T<sub>A</sub> = 25°C (unless otherwise noted.)



#### INTEGRAL NONLINEARITY





Figure 21

#### SINGLE-TONE OUTPUT SPECTRUM



Figure 22

 $^{\dagger}$  AV DD = 5 V, IOUTFS = 20 mA, differential transformer coupled output, 50  $\Omega$  doubly terminated load, TA = 25°C (unless otherwise noted.)



#### SINGLE-TONE OUTPUT SPECTRUM





Figure 24

#### FOUR-TONE OUTPUT SPECTRUM



 $\ ^\dagger \text{AV}_{DD} = 5 \text{ V, IOUT}_{FS} = 20 \text{ mA, differential transformer coupled output, } 50 \ \Omega \text{ doubly terminated load, } T_{A} = 25 ^{\circ}\text{C (unless otherwise noted.)}$ 





# DIGITAL SUPPLY CURRENT

0.5



 $^\dagger$  AV<sub>DD</sub> = 5 V, IOUT<sub>FS</sub> = 20 mA, differential transformer coupled output, 50  $\Omega$  doubly terminated load, T<sub>A</sub> = 25°C (unless otherwise noted.)

Figure 28



The THS5671A architecture is based on current steering, combining high update rates with low power consumption. The CMOS device consists of a segmented array of PMOS transistor current sources, which are capable of delivering a full-scale current up to 20 mA. High-speed differential current switches direct the current of each current source to either one of the output nodes, IOUT1 or IOUT2. The complementary output currents thus enable differential operation, canceling out common mode noise sources (on-chip and PCB noise), do offsets, even order distortion components, and increases signal output power by a factor of two. Major advantages of the segmented architecture are minimum glitch energy, excellent DNL, and very good dynamic performance. The DAC's high output impedance of >300 k $\Omega$  and fast switching result in excellent dynamic linearity (spurious free dynamic range SFDR).

The full-scale output current is set using an external resistor  $R_{BIAS}$  in combination with an on-chip bandgap voltage reference source (1.2 V) and control amplifier. The current  $I_{BIAS}$  through resistor  $R_{BIAS}$  is mirrored internally to provide a full-scale output current equal to 32 times  $I_{BIAS}$ . The full-scale current can be adjusted from 20 mA down to 2 mA.

#### data interface and timing

The THS5671A comprises separate analog and digital supplies, i.e.  $AV_{DD}$  and  $DV_{DD}$ . The digital supply voltage can be set from 5.5 V down to 3 V, thus enabling flexible interfacing with external logic. The THS5671A provides two operating modes, as shown in Table 1. Mode 0 (mode pin connected to DGND) supports a straight binary input data word format, whereas mode 1 (mode pin connected to  $DV_{DD}$ ) sets a twos complement input configuration.

Figure 29 shows the timing diagram. Internal edge-triggered flip-flops latch the input word on the rising edge of the input clock. The THS5671A provides for minimum setup and hold times (> 1 ns), allowing for noncritical external interface timing. Conversion latency is one clock cycle for both modes. The clock duty cycle can be chosen arbitrarily under the timing constraints listed in the digital specifications table. However, a 50% duty cycle will give optimum dynamic performance. Figure 30 shows a schematic of the equivalent digital inputs of the THS5671A, valid for pins D13–D0, SLEEP, and CLK. The digital inputs are CMOS-compatible with logic thresholds of DVDD/2  $\pm$ 20%. Since the THS5671A is capable of being updated up to 125 MSPS, the quality of the clock and data input signals are important in achieving the optimum performance. The drivers of the digital data interface circuitry should be specified to meet the minimum setup and hold times of the THS5671A, as well as its required min/max input logic level thresholds. Typically, the selection of the slowest logic family that satisfies the above conditions will result in the lowest data feed-through and noise. Additionally, operating the THS5671A with reduced logic swings and a corresponding digital supply (DVDD) will reduce data feed-through. Note that the update rate is limited to 70 MSPS for a digital supply voltage DVDD of 3 V to 3.6 V.



# data interface and timing (continued)



Figure 29. Timing Diagram

**Table 1. Input Interface Modes** 

|                   | MODE 0                | MODE 1                |  |  |
|-------------------|-----------------------|-----------------------|--|--|
| FUNCTION/MODE     | MODE PIN CONNECTED TO | MODE PIN CONNECTED TO |  |  |
|                   | DGND                  | $DV_DD$               |  |  |
| Input code format | Binary                | Twos complement       |  |  |



Figure 30. Digital Equivalent Input



#### **DAC** transfer function

The THS5671A delivers complementary output currents IOUT1 and IOUT2. Output current IOUT1 equals the approximate full-scale output current when all input bits are set high in mode 0 (straight binary input), i.e. the binary input word has the decimal representation 16383. For mode 1, the MSB is inverted (twos complement input format). Full-scale output current will flow through terminal IOUT2 when all input bits are set low (mode 0, straight binary input). The relation between IOUT1 and IOUT2 can thus be expressed as:

$$IOUT1 = IOUT_{FS} - IOUT2$$

where IOUT<sub>ES</sub> is the full-scale output current. The output currents can be expressed as:

$$IOUT1 = IOUT_{FS} \times \frac{CODE}{16384}$$

$$IOUT2 = IOUT_{FS} \times \frac{(16383 - CODE)}{16384}$$

where CODE is the decimal representation of the DAC data input word. Output currents IOUT1 and IOUT2 drive resistor loads R<sub>LOAD</sub> or a transformer with equivalent input load resistance R<sub>LOAD</sub>. This would translate into single-ended voltages VOUT1 and VOUT2 at terminal IOUT1 and IOUT2, respectively, of:

$$VOUT1 = IOUT1 \times R_{LOAD} = \frac{CODE}{16384} \times IOUT_{FS} \times R_{LOAD}$$

$$VOUT2 = IOUT2 \times R_{LOAD} = \frac{(16383 - CODE)}{16384} \times IOUT_{FS} \times R_{LOAD}$$

The differential output voltage VOUTDIFF can thus be expressed as:

$$VOUT_{DIFF} = VOUT1-VOUT2 = \frac{(2CODE-16383)}{16384} \times IOUT_{FS} \times R_{LOAD}$$

The latter equation shows that applying the differential output will result in doubling of the signal power delivered to the load. Since the output currents of IOUT1 and IOUT2 are complementary, they become additive when processed differentially. Care should be taken not to exceed the compliance voltages at node IOUT1 and IOUT2, which would lead to increased signal distortion.



#### reference operation

The THS5671A comprises a bandgap reference and control amplifier for biasing the full-scale output current. The full-scale output current is set by applying an external resistor  $R_{BIAS}$ . The bias current  $I_{BIAS}$  through resistor  $R_{BIAS}$  is defined by the on-chip bandgap reference voltage and control amplifier. The full-scale output current equals 32 times this bias current. The full-scale output current IOUT<sub>ES</sub> can thus be expressed as:

$$IOUT_{FS} = 32 \times I_{BIAS} = \frac{32 \times V_{EXTIO}}{R_{BIAS}}$$

where  $V_{EXTIO}$  is the voltage at terminal EXTIO. The bandgap reference voltage delivers an accurate voltage of 1.2 V. This reference is active when terminal EXTLO is connected to AGND. An external decoupling capacitor  $C_{EXT}$  of 0.1  $\mu$ F should be connected externally to terminal EXTIO for compensation. The bandgap reference can additionally be used for external reference operation. In that case, an external buffer with high impedance input should be applied in order to limit the bandgap load current to a maximum of 100 nA. The internal reference can be disabled and overridden by an external reference by connecting EXTLO to  $AV_{DD}$ . Capacitor  $C_{EXT}$  may hence be omitted. Terminal EXTIO thus serves as either input or output node.

The full-scale output current can be adjusted from 20 mA down to 2 mA by varying resistor R<sub>BIAS</sub> or changing the externally applied reference voltage. The internal control amplifier has a wide input range, supporting the full-scale output current range of 20 dB. The bandwidth of the internal control amplifier is defined by the internal 1 nF compensation capacitor at pin COMP1 and the external compensation capacitor C1. The relatively weak internal control amplifier may be overridden by an externally applied amplifier with sufficient drive for the internal 1 nF load, as shown in Figure 31. This provides the user with more flexibility and higher bandwidths, which are specifically attractive for gain control and multiplying DAC applications. Pin SLEEP should be connected to AGND or left disconnected when an external control amplifier is used.



Figure 31. Bypassing the Internal Reference and Control Amplifier



#### analog current outputs

Figure 32 shows a simplified schematic of the current source array output with corresponding switches. Differential PMOS switches direct the current of each individual PMOS current source to either the positive output node IOUT1 or its complementary negative output node IOUT2. The output impedance is determined by the stack of the current sources and differential switches, and is typically >300 k $\Omega$  in parallel with an output capacitance of 5 pF.

Output nodes IOUT1 and IOUT2 have a negative compliance voltage of -1 V, determined by the CMOS process. Beyond this value, transistor breakdown may occur, resulting in reduced reliability of the THS5671A device. The positive output compliance depends on the full-scale output current IOUTFS and positive supply voltage AVDD. The positive output compliance equals 1.25 V for AVDD = 5 V and IOUTFS = 20 mA. Exceeding the positive compliance voltage adversely affects distortion performance and integral nonlinearity. The optimum distortion performance for a single-ended or differential output is achieved when the maximum full-scale signal at IOUT1 and IOUT2 does not exceed 0.5 V (e.g. when applying a 50  $\Omega$  doubly terminated load for 20 mA full-scale output current). Applications requiring the THS5671A output (i.e., OUT1 and/or OUT2) to extend its output compliance should size R<sub>LOAD</sub> accordingly.



Figure 32. Equivalent Analog Current Output

Figure 33(a) shows the typical differential output configuration with two external matched resistor loads. The nominal resistor load of 50  $\Omega$  will give a differential output swing of 2 V<sub>PP</sub> when applying a 20 mA full-scale output current. The output impedance of the THS5671A depends slightly on the output voltage at nodes IOUT1 and IOUT2. Consequently, for optimum dc integral nonlinearity, the configuration of Figure 33(b) should be chosen. In this I–V configuration, terminal IOUT1 is kept at virtual ground by the inverting operational amplifier. The complementary output should be connected to ground to provide a dc current path for the current sources switched to IOUT2. Note that the INL/DNL specifications for the THS5671A are measured with IOUT1 maintained at virtual ground. The amplifier's maximum output swing and the DAC's full-scale output current determine the value of the feedback resistor R<sub>FB</sub>. Capacitor C<sub>FB</sub> filters the steep edges of the THS5671A current output, thereby reducing the operational amplifier slew-rate requirements. In this configuration, the op amp should operate on a dual supply voltage due to its positive and negative output swing. Node IOUT1 should be selected if a single-ended unipolar output is desirable.





Figure 33. Differential and Single-Ended Output Configuration

The THS5671A can be easily configured to drive a doubly terminated  $50-\Omega$  cable. Figure 34(a) shows the single-ended output configuration, where the output current IOUT1 flows into an equivalent load resistance of  $25~\Omega$ . Node IOUT2 should be connected to ground or terminated with a resistor of  $25~\Omega$ . Differential-to-single conversion (e.g., for measurement purposes) can be performed using a properly selected RF transformer, as shown in Figure 34(b). This configuration provides maximum rejection of common-mode noise sources and even order distortion components, thereby doubling the power to the output. The center tap on the primary side of the transformer is connected to AGND, enabling a dc current flow for both IOUT1 and IOUT2. Note that the ac performance of the THS5671A is optimum and specified using this differential transformer coupled output, limiting the voltage swing at IOUT1 and IOUT2 to  $\pm 0.5~V$ .



Figure 34. Driving a Doubly Terminated 50- $\Omega$  Cable



#### sleep mode

The THS5671A features a power-down mode that turns off the output current and reduces the supply current to less than 5 mA over the analog supply range of 4.5 V to 5.5 V and temperature range. The power-down mode is activated by applying a logic level 1 to the SLEEP pin (e.g., by connecting pin SLEEP to AVDD). An internal pulldown circuit at node SLEEP ensures that the THS5671A is enabled if the input is left disconnected. Power-up and power-down activation times depend on the value of external capacitor at node SLEEP. For a nominal capacitor value of 0.1  $\mu$ F power down takes less than 5  $\mu$ s, and approximately 3 ms to power backup. The SLEEP mode should not be used when an external control amplifier is used, as shown in Figure 31.

#### definitions of specifications and terminology

#### integral nonlinearity (INL)

The relative accuracy or integral nonlinearity (INL), sometimes referred to as linearity error, is the maximum deviation of the output from the line between zero and full scale excluding the effects of zero code and full-scale errors.

#### differential nonlinearity (DNL)

The differential nonlinearity (DNL), sometimes referred to as differential error, is the difference between the measured and ideal 1 LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code.

#### offset error

Offset error is defined as the deviation of the output current from the ideal of zero at a digital input value of 0.

#### gain error

Gain error is the error in slope of the DAC transfer function.

#### signal-to-noise ratio + distortion (S/N+D or SINAD)

S/N+D or SINAD is the ratio of the rms value of the output signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. The value for S/N+D is expressed in decibels.

#### spurious free dynamic range (SFDR)

SFDR is the difference between the rms value of the output signal and the rms value of the largest spurious signal within a specified bandwidth. The value for SFDR is expressed in decibels.

#### total harmonic distortion (THD)

THD is the ratio of the rms sum of the first six harmonic components to the rms value of the fundamental signal and is expressed in decibels.

#### output compliance range

The maximum and minimum allowable voltage of the output of the DAC, beyond which either saturation of the output stage or breakdown may occur.

#### settling time

The time required for the output to settle within a specified error band.

#### glitch energy

The time integral of the analog value of the glitch transient.



#### definitions of specifications and terminology (continued)

#### offset drift

The change in offset error versus temperature from the ambient temperature ( $T_A = 25^{\circ}C$ ) in ppm of full-scale range per  $^{\circ}C$ .

#### gain drift

The change in gain error versus temperature from the ambient temperature ( $T_A = 25^{\circ}C$ ) in ppm of full-scale range per  $^{\circ}C$ .

#### reference voltage drift

The change in reference voltage error versus temperature from the ambient temperature ( $T_A = 25^{\circ}C$ ) in ppm of full-scale range per  $^{\circ}C$ .

#### THS5671A evaluation board

An evaluation module (EVM) board for the THS5671A digital-to-analog converter is available for evaluation. This board allows the user the flexibility to operate the THS5671A in various configurations. Possible output configurations include transformer coupled, resistor terminated, and inverting/noninverting amplifier outputs. The digital inputs are designed to interface with the TMS320 C5000 or C6000 family of DSPs or to be driven directly from various pattern generators with the onboard option to add a resistor network for proper load termination.

See the THS56x1 Evaluation Module User's Guide for more details (SLAU032).









Figure 36. Board Layout, Layer 1



Figure 37. Board Layout, Layer 2





Figure 38. Board Layout, Layer 3



Figure 39. Board Layout, Layer 4





Figure 40. Board Layout, Layer 5

**Table 2. Bill of Materials** 

| QTY | REF. DES                                                                            | PART NUMBER                  | DESCRIPTION                                   | MFG.               |
|-----|-------------------------------------------------------------------------------------|------------------------------|-----------------------------------------------|--------------------|
| 3   | C1, C22, C31                                                                        | 1206ZC105KAT2A               | Ceranucm 1 μF, 10 V, X7R, 10%                 | AVX                |
| 4   | C18, C19, C28, C35                                                                  | ECSTOJY475                   | 6.3 V, 4.7 μF, tantalum                       | Panasonic          |
| 3   | C15, C24, C4                                                                        | ECSTOJY106                   | 6.3 V, 10 μF, tantalum                        | Panasonic          |
| 0   | C25, C32                                                                            |                              | Ceramic, not installed, 50 V, X7R, 10%        |                    |
| 6   | C14, C2, C20, C26, C29, C33                                                         | 12065C103KAT2A               | Ceramic, 0.01 μF, 50 V, X7R, 10%              | AVX                |
| 17  | C10, C11, C12, C13, C16,<br>C17, C21, C23, C27, C3, C30,<br>C34, C5, C6, C7, C8, C9 | C21, C23, C27, C3, C30,      |                                               | AVX                |
| 2   | D1, D2                                                                              | AND/AND5GA or equivalent     | GREEN LED, 1206 size SM chip LED              |                    |
| 4   | FB1, FB2, FB3, FB4                                                                  | 27-43-037447                 | Fair-Rite SM beads #27-037447                 | FairRite           |
| 1   | J1                                                                                  | TSW-117-07-L-D or equivalent | 34-Pin header for IDC                         | Samtec             |
| 1   | J2                                                                                  | KRMZ2 or equivalent          | 2 Terminal screw connector,<br>2TERM_CON      | Lumberg            |
| 1   | J3                                                                                  | TSW-112-07-L-S or equivalent | Single row 12-pin header                      | Samtec             |
| 1   | J4                                                                                  | KRMZ3 or equivalent          | 3 Terminal screw connector                    | Lumberg            |
| 3   | J5, J6, J7                                                                          | 142-0701-206 or equivalent   | PCB Mount SMA jack, SMA_PCB_MT                | Johnson Components |
| 0   | J8, J9                                                                              | 142-0701-206 or equivalent   | PCB Mount SMA jack, not installed             | Johnson Components |
| 3   | L1, L2, L3                                                                          | DO1608C-472                  | DO1608C-series, DS1608C-472                   | Coil Craft         |
| 1   | R1                                                                                  | 1206                         | 1206 Chip resistor, 1.5K, 1/4 W, 1%           |                    |
| 4   | R10, R11, R4, R5                                                                    | CTS/CTS766-163-(R)330-G-TR   | 8 Element isolated resistor pack, 33 $\Omega$ |                    |



# Table 2. Bill of Materials (Continued)

| QTY | REF. DES              | PART NUMBER                           | DESCRIPTION                                     | MFG.         |
|-----|-----------------------|---------------------------------------|-------------------------------------------------|--------------|
| 4   | R12, R19, R7, R9      | 1206                                  | 1206 Chip resistor, 33 Ω, 1/4 W, 1%             |              |
| 5   | R13, R17. R2, R21, R8 | 1206                                  | 1206 Chip resistor, 0 Ω, 1/4 W, 1%              |              |
| 1   | R14                   | 3214W-1-502 E or equivalent           | 4 mm SM Pot, 5K                                 | Bourns       |
| 1   | R15                   | 1206                                  | 1206 Chip resistor, 2.94K, 1/4 W, 1%            |              |
| 1   | R16                   | 1206                                  | 1206 Chip resistor, 3K, 1/4 W, 1%               |              |
| 3   | R18, R24, R29         | 1206                                  | 1206 Chip resistor, 49.94K, 1/4 W, 1%           |              |
| 3   | R20, R3, R6           | 1206                                  | 1206 Chip resistor, 10K, 1/4 W, 1%              |              |
| 1   | R22                   | 1206                                  | 1206 Chip resistor, 10K, 1/4 W, 1%              |              |
| 1   | R23                   | 1206                                  | 1206 Chip resistor, 100K, 1/4 W, 1%             |              |
| 1   | R25                   | 1206                                  | 1206 Chip resistor, TBD, 1/4 W, 1%              |              |
| 4   | R26, R27, R28, R30    | 1206                                  | 1206 Chip resistor, 750K, 1/4 W, 1%             |              |
| 1   | T1                    | T1-1T-KK81                            | RF Transformer, T1-1T-KK81                      | MiniCircuits |
| 2   | U1, U2                | SN74LVT245BDW                         | Octal bus transceiver, 3-state,<br>SN74LVT245B  | TI           |
| 1   | U3                    | SN74AHCT1G00DBVR/<br>SN74AHC1G00DBVR  | Single gate NAND, SN74AHC1G00                   | TI           |
| 1   | U4                    | SN74AHCT1G32DBVR/<br>SN74AHCC1G32DBVR | Single 2 input positive or gate,<br>SN74AHC1G32 | TI           |
|     | THS5641               | THS5641IDW                            | DAC, 3-5.5 V, 8 Bit, 100 MSPS                   | TI           |
|     | THS5651A              | THS5651AIDW                           | DAC, 3-5.5 V, 10 Bit, 125 MSPS                  | TI           |
|     | THS5661A              | THS5661AIDW                           | DAC, 3-5.5 V, 12 Bit, 125 MSPS                  | TI           |
|     | THS5671A              | THS5671AIDW                           | DAC, 3-5.5 V, 14 Bit, 125 MSPS                  | TI           |
| 1   | SN74ALVC08            | SN74ALVC08D                           | Quad AND gate                                   | TI           |
| 1   | LT1004D               | LT1004CD-1-2/LT1004ID-1-2             | Precision 1.2 V reference                       | TI           |
| 0   | NOT INSTALLED         | AD1580BRT                             | Precision voltage reference, not installed      |              |
| 1   | THS3001               | THS3001CD/THS2001ID                   | THS3001 high-speed op amp                       | TI           |
| 4   | W2                    | TSW-102-07-L-S or equivalent          | 2 position jumper1" spacing, W2                 | Samtec       |
| 3   | W3                    | TSW-102-07-L-S or equivalent          | 3 position jumper1" spacing, W3                 | Samtec       |
| 2   | 2X3_JUMPER            | TSW-102-07-L-S or equivalent          | 6-Pin header dual row, 0.025×0.1, 2X3_JUMPER    | Samtec       |



#### **MECHANICAL DATA**

# DW (R-PDSO-G\*\*)

#### 16 PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013



#### **MECHANICAL DATA**

# PW (R-PDSO-G\*\*)

#### 14 PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | (4)                           | (5)                        |              | (6)          |
|                       |        |               |                 |                       |      | (4)                           | (9)                        |              |              |
| THS5671AIDW           | Active | Production    | SOIC (DW)   28  | 20   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | THS5671AI    |
| THS5671AIDW.A         | Active | Production    | SOIC (DW)   28  | 20   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | THS5671AI    |
| THS5671AIPW           | Active | Production    | TSSOP (PW)   28 | 50   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TJ5671A      |
| THS5671AIPW.A         | Active | Production    | TSSOP (PW)   28 | 50   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TJ5671A      |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

#### **TUBE**



\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| THS5671AIDW   | DW           | SOIC         | 28   | 20  | 506.98 | 12.7   | 4826   | 6.6    |
| THS5671AIDW.A | DW           | SOIC         | 28   | 20  | 506.98 | 12.7   | 4826   | 6.6    |
| THS5671AIPW   | PW           | TSSOP        | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |
| THS5671AIPW.A | PW           | TSSOP        | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025