

# TMUX182-SEP Radiation Tolerant 15V, 8:1, 1-Channel Multiplexer with 1.8V Logic

### 1 Features

- · Space enhanced plastic
  - Operating temperature from –55°C to +125°C
  - Controlled baseline
  - Gold wire and NiPdAu lead finish
  - One assembly and test site
  - One fabrication site
  - Extended product life cycle
  - Product traceability
  - Enhanced mold compound for low outgassing
- Single supply range: 5V to 15V
- Dual supply range: up to ±6V
- Low capacitance: 3pF
- –55°C to +125°C operating temperature
- Bidirectional signal path
- Rail-to-rail operation
- 1.8V logic compatible
- · Break-before-make switching
- ESD protection HBM: 2000V
- Radiation hardened
  - Single event latch-up (SEL) immune to 43 MeVcm2/mg at 125°C
  - ELDRS free to 30krad(Si)
  - Total ionizing dose (TID) RLAT for every wafer lot up to 30krad(Si)
  - TID characterized up to 30krad(Si)
  - Single event transient (SET) characterized to 43 MeV-cm2 /mg

## 2 Applications

- Analog multiplexing and demultiplexing
- Low earth orbit (LEO) space applications
- Remote interface unit (RIU)
- Remote telemetry unit (RTU)
- · System monitoring for space
- Latch-up and overvoltage detection
- Power-up sequencing protection
- Satellite telemetry and telecommand for on board data handling
- · Sensor data acquisition

# 3 Description

The TMUX182-SEP device is general purpose complementary metal-oxide semiconductor (CMOS) multiplexer (MUX). The device works with a single supply (5V to 15V), dual supplies (up to  $\pm 6$ V), or asymmetric supplies (such as V<sub>DD</sub> = 6V, V<sub>SS</sub> = -3V). The wide supply voltage range allows the devices to be used in a broad array of applications in space.

The TMUX182-SEP supports bidirectional analog signals on the source (Sx) and drain (Dx) pins ranging from  $V_{SS}$  to  $V_{DD}$ . All logic inputs have 1.8V logic compatible thresholds, which is compatible for both TTL and CMOS logic when operating with a valid supply voltage.

#### **Package Information**

| PART NUMBER | PACKAGE                  | PACKAGE SIZE(1) |
|-------------|--------------------------|-----------------|
| TMUX182-SEP | DYY (SOT-23-THIN,<br>16) | 4.2mm x 3.26mm  |

(1) For more information, see Section 11.



TMUX182-SEP Block Diagram



# **Table of Contents**

| 1 Features                                       | 1  |
|--------------------------------------------------|----|
| 2 Applications                                   |    |
| 3 Description                                    |    |
| 4 Pin Configuration and Functions                |    |
| 5 Specifications                                 |    |
| 5.1 Absolute Maximum Ratings                     |    |
| 5.2 ESD Ratings                                  |    |
| 5.3 Thermal Information                          |    |
| 5.4 Recommended Operating Conditions             | 5  |
| 5.5 Electrical Characteristics                   | 6  |
| 5.6 AC Performance Characteristics               | 9  |
| 5.7 Timing Characteristics                       | 10 |
| 5.8 Typical Characteristics                      | 11 |
| 6 Parameter Measurement Information              | 13 |
| 6.1 On-Resistance                                | 13 |
| 6.2 Off-Leakage Current                          | 13 |
| 6.3 On-Leakage Current                           | 14 |
| 6.4 Transition Time                              | 14 |
| 6.5 Break-Before-Make                            |    |
| 6.6 t <sub>ON(EN)</sub> and t <sub>OFF(EN)</sub> | 15 |
| 6.7 Propagation Delay                            | 16 |
| 6.8 Charge Injection                             | 16 |
| 6.9 Off Isolation                                | 17 |
| 6.10 Crosstalk                                   | 17 |

| 6.11 Bandwidth                                      | . 18 |
|-----------------------------------------------------|------|
| 7 Detailed Description                              | 19   |
| 7.1 Overview                                        | . 19 |
| 7.2 Functional Block Diagram                        | . 19 |
| 7.3 Feature Description                             | 19   |
| 8 Application and Implementation                    | .21  |
| 8.1 Application Information                         | . 21 |
| 8.2 Typical Application                             | . 21 |
| 8.3 Design Requirements                             | . 22 |
| 8.4 Detailed Design Procedure                       |      |
| 8.5 Application Curves                              | . 22 |
| 8.6 Power Supply Recommendations                    | 22   |
| 8.7 Layout                                          | . 23 |
| 9 Device and Documentation Support                  |      |
| 9.1 Documentation Support                           |      |
| 9.2 Receiving Notification of Documentation Updates | 24   |
| 9.3 Support Resources                               |      |
| 9.4 Trademarks                                      |      |
| 9.5 Electrostatic Discharge Caution                 | 24   |
| 9.6 Glossary                                        |      |
| 10 Revision History                                 | . 24 |
| 11 Mechanical, Packaging, and Orderable             |      |
| Information                                         | . 24 |



# 4 Pin Configuration and Functions



Figure 4-1. TMUX182-SEP DYY Package, 16-Pin SOT-23-THIN (Top View)

### **Pin Functions**

| PIN             |     | <b>-</b> V-D=(1)    | D=200 D=101(2)                                                                                                                                                                                     |
|-----------------|-----|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME            | NO. | TYPE <sup>(1)</sup> | DESCRIPTION <sup>(2)</sup>                                                                                                                                                                         |
| S4              | 1   | I/O                 | Source pin 4. Signal path can be an input or output.                                                                                                                                               |
| S6              | 2   | I/O                 | Source pin 6. Signal path can be an input or output.                                                                                                                                               |
| D               | 3   | I/O                 | Drain pin (common). Signal path can be an input or output.                                                                                                                                         |
| S7              | 4   | I/O                 | Source pin 7. Signal path can be an input or output.                                                                                                                                               |
| S5              | 5   | I/O                 | Source pin 5. Signal path can be an input or output.                                                                                                                                               |
| EN              | 6   | I                   | Active low logic enable. When this pin is high, all switches are turned off. Table 7-1 lists how the A[2:0] address inputs determine which switch is turned on when this pin is low.               |
| V <sub>SS</sub> | 7   | Р                   | Negative power supply. This pin is the most negative power-supply potential. For reliable operation, connect a decoupling capacitor ranging from $0.1\mu F$ to $10\mu F$ between $V_{SS}$ and GND. |
| GND             | 8   | Р                   | Ground (0V) reference                                                                                                                                                                              |
| A2              | 9   | I                   | Address line 2. Table 7-1 provides information about how A2 controls the switch configuration.                                                                                                     |
| A1              | 10  | I                   | Address line 1. Table 7-1 provides information about how A1 controls the switch configuration.                                                                                                     |
| A0              | 11  | I                   | Address line 0. Table 7-1 provides information about how A0 controls the switch configuration.                                                                                                     |
| S3              | 12  | I/O                 | Source pin 3. Signal path can be an input or output.                                                                                                                                               |
| S0              | 13  | I/O                 | Source pin 0. Signal path can be an input or output.                                                                                                                                               |
| S1              | 14  | I/O                 | Source pin 1. Signal path can be an input or output.                                                                                                                                               |
| S2              | 15  | I/O                 | Source pin 2. Signal path can be an input or output.                                                                                                                                               |
| V <sub>DD</sub> | 16  | Р                   | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from $0.1\mu F$ to $10\mu F$ between $V_{DD}$ and GND. |

- (1) I = input, O = output, I/O = input and output, P = power.
- (2) For what to do with unused pins, refer to Section 7.3.4.



## 5 Specifications

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1) (3)

|                                         |                                                | MIN                  | MAX                  | UNIT |
|-----------------------------------------|------------------------------------------------|----------------------|----------------------|------|
| $V_{DD} - V_{SS}$                       |                                                |                      | 18                   | V    |
| $V_{DD}$                                | Supply voltage                                 | -0.5                 | 18                   | V    |
| V <sub>SS</sub>                         |                                                | -8                   | 0.5                  | V    |
| V <sub>SEL</sub> or V <sub>EN</sub>     | Logic control input pin voltage (EN, Ax, SELx) | -0.5                 | 12                   | V    |
| I <sub>SEL</sub> or I <sub>EN</sub>     | Logic control input pin current (EN, Ax, SELx) | -0.5                 | 28                   | mA   |
| V <sub>S</sub> or V <sub>D</sub>        | Source or drain voltage (Sx, D)                | V <sub>SS</sub> -0.5 | V <sub>DD</sub> +0.5 | V    |
| I <sub>IK</sub>                         | Diode clamp current <sup>(2)</sup>             | -30                  | 30                   | mA   |
| I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D)     | -10                  | 10                   | mA   |
| TJ                                      | Junction temperature                           |                      | 150                  | °C   |
| T <sub>stg</sub>                        | Storage temperature                            | -65                  | 150                  | °C   |

- Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime.
- Pins are diode-clamped to the power-supply rails. Over voltage signals must be voltage and current limited to maximum ratings.
- To avoid drawing excess current from  $V_{DD}$ , or into  $V_{SS}$ , the voltage drop across the bidirectional switch path ( $\Delta V_{switch}$ ) must not exceed 1.2V (600mV for high temperature).

### 5.2 ESD Ratings

|                           |                                                                             |                                                                                 | VALUE | UNIT     |
|---------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------|----------|
| V Floatrootatia disabarra | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000                                                                           | .,    |          |
| V <sub>(ESD)</sub>        | Electrostatic discharge                                                     | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | ±500  | <b>,</b> |

Product Folder Links: TMUX182-SEP

- JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.
- JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. (2)

Submit Document Feedback



#### **5.3 Thermal Information**

|                               |                                              | TMUX182-SEP |      |
|-------------------------------|----------------------------------------------|-------------|------|
| THERMAL METRIC <sup>(1)</sup> |                                              | DYY (SOT)   | UNIT |
|                               |                                              | 16 PINS     |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 138.9       | °C/W |
| R <sub>θJC(top)</sub>         | Junction-to-case (top) thermal resistance    | 70.3        | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 69.1        | °C/W |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 5.1         | °C/W |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 69.0        | °C/W |
| R <sub>0JC(bot)</sub>         | Junction-to-case (bottom) thermal resistance | N/A         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.

# **5.4 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                         |                                                                | MIN             | NOM MAX         | UNIT |
|-----------------------------------------|----------------------------------------------------------------|-----------------|-----------------|------|
| V <sub>DD</sub> – V <sub>SS</sub> (1)   | Power supply voltage differential                              | 5               | 15              | V    |
| $V_{DD}$                                | Positive power supply voltage (Single Supply, Vss = 0V)        | 5               | 15              | ٧    |
| V <sub>SS</sub>                         | Negative power supply voltage (Dual Supply)                    | -6              | 0               | V    |
| $V_{DD\_D}$                             | Positive power supply voltage (Dual Supply)                    | 5               | 6               | V    |
| V <sub>S</sub> or V <sub>D</sub>        | Signal path input/output voltage (source or drain pin) (Sx, D) | V <sub>SS</sub> | V <sub>DD</sub> | V    |
| V <sub>Ax</sub> or V <sub>EN</sub>      | Address or enable pin voltage                                  | 0               | 12              | V    |
| I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D)                     | -10             | 10              | mA   |
| T <sub>A</sub>                          | Ambient temperature                                            | <b>–</b> 55     | 125             | °C   |

<sup>(1)</sup>  $V_{DD}$  and  $V_{SS}$  can be any value as long as  $5V \le (V_{DD} - V_{SS}) \le 15V$ , and the minimum  $V_{DD}$  and  $V_{SS}$  are met.



### 5.5 Electrical Characteristics

Over operating free-air temperature range, Typical at  $T_A = 25^{\circ}C$  (unless otherwise noted)

| PARAMETER               | TEST CONDITIONS                                | V <sub>DD</sub> | V <sub>SS</sub> | T <sub>A</sub> | MIN  | TYP | MAX | UNIT |    |    |    |    |    |    |     |      |  |  |    |    |
|-------------------------|------------------------------------------------|-----------------|-----------------|----------------|------|-----|-----|------|----|----|----|----|----|----|-----|------|--|--|----|----|
| POWER SUPPLY            |                                                | '               |                 |                |      |     |     |      |    |    |    |    |    |    |     |      |  |  |    |    |
|                         |                                                |                 |                 | –55°C          |      |     | 60  |      |    |    |    |    |    |    |     |      |  |  |    |    |
|                         |                                                | E) /            | 0) (            | 25°C           |      | 17  | 60  |      |    |    |    |    |    |    |     |      |  |  |    |    |
|                         |                                                | 5V              | 0V              | 85°C           |      |     | 80  |      |    |    |    |    |    |    |     |      |  |  |    |    |
|                         |                                                |                 |                 | 125°C          |      |     | 80  |      |    |    |    |    |    |    |     |      |  |  |    |    |
|                         |                                                |                 |                 | –55°C          |      |     | 60  |      |    |    |    |    |    |    |     |      |  |  |    |    |
|                         |                                                | 40) (           | 0) (            | 25°C           |      | 18  | 60  | μA   |    |    |    |    |    |    |     |      |  |  |    |    |
|                         |                                                | 10V             | 0V              | 85°C           |      | ,   | 80  |      |    |    |    |    |    |    |     |      |  |  |    |    |
| Supply current          | Address inputs = 0V, 5V, or V <sub>DD</sub>    |                 |                 | 125°C          |      |     | 80  |      |    |    |    |    |    |    |     |      |  |  |    |    |
| DD                      | EN = 0V                                        | 5V              | 5)/             | –55°C          |      |     | 60  |      |    |    |    |    |    |    |     |      |  |  |    |    |
|                         |                                                |                 |                 | 25°C           |      | 18  | 60  |      |    |    |    |    |    |    |     |      |  |  |    |    |
|                         |                                                |                 | 3v              | ov             | σv   | σv  | οv  | οv   | 3v | ον | 5V | 3v | 3v | 30 | -5V | 85°C |  |  | 80 | μA |
|                         |                                                |                 |                 | 125°C          |      | ,   | 80  | μA   |    |    |    |    |    |    |     |      |  |  |    |    |
|                         |                                                | 15V             |                 | –55°C          |      |     | 60  | μΑ   |    |    |    |    |    |    |     |      |  |  |    |    |
|                         |                                                |                 | 45) (           | 0) (           | 25°C |     | 18  | 60   | μA |    |    |    |    |    |     |      |  |  |    |    |
|                         |                                                |                 | 0V              | 85°C           |      |     | 80  | μA   |    |    |    |    |    |    |     |      |  |  |    |    |
|                         |                                                |                 |                 | 125°C          |      |     | 80  | μA   |    |    |    |    |    |    |     |      |  |  |    |    |
|                         |                                                |                 |                 | –55°C          |      | ,   | 20  |      |    |    |    |    |    |    |     |      |  |  |    |    |
| Negative supply         | Address inputs = 0V, 5V, or V <sub>DD</sub>    |                 |                 | 25°C           | ,    | 6   | 20  | μΑ   |    |    |    |    |    |    |     |      |  |  |    |    |
| current<br>ss           | <u>EN</u> = 0V                                 | 5V              | –5V             | 85°C           |      |     | 25  |      |    |    |    |    |    |    |     |      |  |  |    |    |
|                         |                                                |                 |                 | 125°C          |      |     | 25  | μA   |    |    |    |    |    |    |     |      |  |  |    |    |
| 10 1-1 -                | EN SVV                                         | A.II            | 1               | 25°C           |      | 8   |     |      |    |    |    |    |    |    |     |      |  |  |    |    |
| I <sub>DD</sub> disable | $\overline{\text{EN}}$ = 5V or V <sub>DD</sub> | All             |                 | –55°C to 125°C |      |     | 20  | μA   |    |    |    |    |    |    |     |      |  |  |    |    |

Submit Document Feedback



Over operating free-air temperature range, Typical at  $T_A = 25^{\circ}C$  (unless otherwise noted)

| PARAMETER                              | TEST CONDITIONS                             | V <sub>DD</sub> | V <sub>SS</sub> | T <sub>A</sub> | MIN | TYP  | MAX   | UNIT |
|----------------------------------------|---------------------------------------------|-----------------|-----------------|----------------|-----|------|-------|------|
| ANALOG SWITCH                          |                                             | I               |                 |                |     |      |       |      |
|                                        |                                             |                 |                 | –55°C          |     |      | 800   |      |
|                                        |                                             | 5) (            | 0) (            | 25°C           |     | 75   | 1050  |      |
|                                        |                                             | 5V              | 0V              | 85°C           |     |      | 1200  |      |
|                                        |                                             |                 |                 | 125°C          |     |      | 1300  |      |
|                                        |                                             |                 |                 | –55°C          |     |      | 310   | 0    |
|                                        |                                             | 10)/            | 0) (            | 25°C           |     | 60   | 400   | Ω    |
|                                        |                                             | 10V             | 0V              | 85°C           |     |      | 520   |      |
| R <sub>ON</sub><br>Source to Drain ON- | $V_S = V_{SS}$ to $V_{DD}$                  |                 |                 | 125°C          |     |      | 550   |      |
| Resistance                             | $I_D = -1 \text{mA}$                        |                 |                 | –55°C          |     |      | 310   |      |
|                                        |                                             | E\/             | <i>5</i> \/     | 25°C           |     | 60   | 400   |      |
|                                        |                                             | 5V              | –5V             | 85°C           |     |      | 520   | Ω    |
|                                        |                                             |                 |                 | 125°C          |     |      | 550   | Ω    |
|                                        |                                             |                 |                 | –55°C          |     |      | 200   | Ω    |
|                                        |                                             | 15V             | 0V              | 25°C           |     | 60   | 240   | Ω    |
|                                        |                                             | 150             |                 | 85°C           |     |      | 300   | Ω    |
|                                        |                                             |                 |                 | 125°C          |     |      | 300   | Ω    |
| ΔR <sub>ON</sub>                       | $V_S = V_{SS}$ to $V_{DD}$<br>$I_D = -1$ mA | All             |                 | 25°C           |     | 2    |       | Ω    |
|                                        | $V_S = V_{SS}$ to $V_{DD}$<br>$I_D = -1$ mA |                 |                 | 25°C           |     | 60   |       |      |
| R <sub>ON FLAT</sub>                   |                                             | All             |                 | –55°C to 85°C  |     |      | 150   | Ω    |
|                                        |                                             |                 |                 | -55°C to 125°C |     |      | 150   |      |
|                                        | Switch State is off                         | 5V              |                 | 25°C           |     | ±0.3 | ±100  | nA   |
|                                        | $V_S = V_{SS} / V_{DD}$                     |                 | 0V              | –55°C to 85°C  |     |      | ±800  | nA   |
|                                        | $V_D = V_{DD} / V_{SS}$                     |                 |                 | –55°C to 125°C |     |      | ±1000 | nA   |
|                                        | Switch State is off                         |                 |                 | 25°C           |     | ±0.3 | ±100  | nA   |
|                                        | $V_S = V_{SS} / V_{DD}$                     | 10V             | 0V              | –55°C to 85°C  |     |      | ±800  | nA   |
|                                        | $V_D = V_{DD} / V_{SS}$                     |                 |                 | –55°C to 125°C |     |      | ±1000 | nA   |
|                                        | Switch State is off                         |                 |                 | 25°C           |     | ±0.3 | ±100  | nA   |
| I <sub>S(OFF)</sub>                    | $V_S = V_{SS} / V_{DD}$                     | 15V             | 0V              | –55°C to 85°C  |     |      | ±800  | nA   |
| -b(OI1)                                | $V_D = V_{DD} / V_{SS}$                     |                 |                 | –55°C to 125°C |     |      | ±1000 | nA   |
|                                        | Switch State is off                         |                 |                 | 25°C           |     | ±0.3 | ±100  | nA   |
|                                        | $V_S = V_{SS} / V_{DD}$                     | 5V              | -5V             | –55°C to 85°C  |     |      | ±800  | nA   |
|                                        | $V_D = V_{DD} / V_{SS}$                     |                 |                 | –55°C to 125°C |     |      | ±1000 | nA   |
|                                        | Switch State is off                         |                 |                 | 25°C           |     | ±0.3 | ±100  | nA   |
|                                        | $V_S = V_{SS} / V_{DD}$                     | 12V             | -12V            | –55°C to 85°C  |     |      | ±800  | nA   |
|                                        | $V_D = V_{DD} / V_{SS}$                     |                 |                 | -55°C to 125°C |     |      | ±1000 | nA   |



Over operating free-air temperature range, Typical at  $T_A$  = 25°C (unless otherwise noted)

| PARAMETER        | TEST CONDITIONS                   | V <sub>DD</sub> | V <sub>SS</sub> | T <sub>A</sub> | MIN  | TYP  | MAX      | UNIT |
|------------------|-----------------------------------|-----------------|-----------------|----------------|------|------|----------|------|
|                  |                                   |                 |                 | 25°C           |      | ±0.3 | ±100     | nA   |
|                  |                                   | 5V              | 0V              | –55°C to 85°C  |      |      | ±800     | nA   |
|                  |                                   |                 |                 | –55°C to 125°C |      |      | ±1000    | nA   |
|                  |                                   |                 |                 | 25°C           |      | ±0.3 | ±100     | nA   |
|                  |                                   | 10V             | 0V              | –55°C to 85°C  |      |      | ±800     | nA   |
| 1                | Switch State is on                |                 |                 | –55°C to 125°C |      |      | ±1000    | nA   |
| Ion              | $V_S = V_D = V_{SS}$ or $V_{DD}$  |                 | -5V             | 25°C           |      | ±0.3 | ±100     | nA   |
|                  |                                   | 5V              |                 | –55°C to 85°C  |      |      | ±800     | nA   |
|                  |                                   |                 |                 | –55°C to 125°C |      |      | ±1000    | nA   |
|                  |                                   |                 |                 | 25°C           |      | ±0.3 |          | nA   |
|                  |                                   | 15V             | 0V              | –55°C to 85°C  |      |      | ±800     | nA   |
|                  |                                   |                 |                 | –55°C to 125°C |      |      | ±1000    | nA   |
| LOGIC INPUTS (AD | DRESS / ENABLE pins)              |                 |                 |                |      |      |          |      |
| V <sub>IH</sub>  | Input High Voltage                | All             |                 | –55°C to 125°C | 1.35 |      | $V_{DD}$ | V    |
| V <sub>IL</sub>  | Input Low Voltage                 | All             |                 | –55°C to 125°C | 0    |      | 0.8      | V    |
| I <sub>IH</sub>  | \\ = 0\\ E\\ or\\                 | All             |                 | 25°C           |      | ±0.6 |          |      |
| I <sub>IL</sub>  | $V_{LOGIC}$ = 0V, 5V, or $V_{DD}$ | All             |                 | –55°C to 125°C | -1   |      | 1        | μA   |
| C <sub>IN</sub>  |                                   | All             |                 | 25°C           |      | 2    |          | pF   |

Submit Document Feedback



# **5.6 AC Performance Characteristics**

Typical at  $T_A = 25^{\circ}C$  (unless otherwise noted)

| PARAMETER                                         | TEST CONDITION                                                                                                 | T <sub>A</sub> = -5 | 5℃ to 125℃      | ;   | LINUT       |     |      |
|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------|---------------------|-----------------|-----|-------------|-----|------|
| PARAMETER                                         | CONDITION                                                                                                      | V <sub>DD</sub>     | V <sub>SS</sub> | MIN | TYP         | MAX | UNIT |
| CAPACITANCE                                       |                                                                                                                |                     |                 |     |             |     |      |
| C <sub>S(OFF)</sub>                               | $V_S = (V_{DD} + V_{SS}) / 2V$<br>f = 1MHz                                                                     | 5V                  | -5V             |     | 3           |     | pF   |
| C                                                 | $V_{S} = (V_{DD} + V_{SS}) / 2V$                                                                               | 5V                  | -5V             |     | 11          |     | pF   |
| $C_{D(OFF)}$                                      | f = 1MHz                                                                                                       | 15V                 | 0V              |     | 10          |     | pF   |
| C <sub>S(ON)</sub><br>C <sub>D(ON)</sub>          | $V_S = (V_{DD} + V_{SS}) / 2V$<br>f = 1MHz                                                                     | 5V                  | -5V             |     | 13          |     | pF   |
| DYNAMIC CHARAC                                    | CTERISTICS                                                                                                     |                     |                 |     |             |     |      |
| Bandwidth (BW)<br>(Sine Wave Input)               | $V_{BIAS} = (V_{DD} + V_{SS}) / 2V_{S} = 200 \text{mVpp}$<br>$R_{L} = 50\Omega$ , $C_{L} = 5 \text{pF}$        | +5V                 | -5V             |     | 280         |     | MHz  |
| Off Isolation<br>Channel OFF<br>(Sine Wave Input) | $V_{BIAS} = (V_{DD} + V_{SS}) / 2V_S = 200 \text{mVpp}$<br>$R_L = 50\Omega$ , $C_L = 5 \text{pF}$<br>f = 1 MHz | +5V                 | -5V             |     | <b>–</b> 95 |     | dB   |
| Crosstalk<br>(Sine Wave Input)                    | $V_{BIAS} = (V_{DD} + V_{SS}) / 2V_S = 200 \text{mVpp}$<br>$R_L = 50\Omega$ , $C_L = 5 \text{pF}$<br>f = 1 MHz | +5V                 | -5V             |     | -90         |     | dB   |
| Charge Injection                                  | $V_S = (V_{DD} + V_{SS}) / 2$<br>$R_S = 0\Omega$ , $C_L = 100$ pF                                              | +5V                 | -5V             |     | 6           |     | рС   |



# **5.7 Timing Characteristics**

Over operating free-air temperature range, Typical at  $T_A = 25^{\circ}C$  (unless otherwise noted)

| PARAMETER        |                                                            |                                                                | MIN | TYP | MAX             | LINIT  |     |     |      |
|------------------|------------------------------------------------------------|----------------------------------------------------------------|-----|-----|-----------------|--------|-----|-----|------|
|                  |                                                            | CONDITION V <sub>DD</sub> V                                    |     | Vss | T <sub>A</sub>  | IVIIIN | ITP | WAX | UNIT |
| ton (en)         | Signal Input<br>to<br>Signal Output                        | $V_S = V_{SS}$ to $V_{DD}$                                     | 5V  | 0V  | 25°C            |        | 4   | 20  |      |
|                  |                                                            |                                                                | 10V | 0V  | 25°C            |        | 4   | 20  | ns   |
|                  |                                                            |                                                                | 5V  | -5V | 25°C            |        | 4   | 20  |      |
|                  | Address-to-Signal OUT<br>Transition time between<br>inputs |                                                                | 5V  | ov  | 25°C            |        | 105 |     | ns   |
|                  |                                                            |                                                                |     |     | –55°C to +125°C |        |     | 190 |      |
|                  |                                                            |                                                                | 10V | 0V  | 25°C            |        | 100 |     |      |
| LTRAN            |                                                            |                                                                |     |     | –55°C to +125°C |        |     | 190 |      |
|                  |                                                            |                                                                | 5V  | -5V | 25°C            |        | 100 |     |      |
|                  |                                                            |                                                                |     |     | –55°C to +125°C |        |     | 190 |      |
|                  |                                                            | $t_r$ , $t_f$ = 20ns,<br>$C_L$ = 50pF,<br>$R_L$ = 10k $\Omega$ | 5V  | 0V  | 25°C            |        | 100 |     | ns   |
|                  |                                                            |                                                                |     |     | –55°C to +125°C |        |     | 190 |      |
| 4                | Enable-to-Signal OUT<br>Channel turning ON                 |                                                                | 10V | 0V  | 25°C            |        | 95  |     |      |
| LON (EN)         |                                                            |                                                                |     |     | –55°C to +125°C |        |     | 190 |      |
|                  |                                                            |                                                                | 5V  | -5V | 25°C            |        | 100 |     |      |
|                  |                                                            |                                                                |     |     | –55°C to +125°C |        |     | 190 |      |
|                  | Enable-to-Signal OUT<br>Channel turning OFF                | $t_r$ , $t_f$ = 20ns,<br>$C_L$ = 50pF,<br>$R_L$ = 10k $\Omega$ | 5V  | 0V  | 25°C            |        | 90  |     | ns   |
|                  |                                                            |                                                                |     |     | –55°C to +125°C |        |     | 140 |      |
| t <sub>OFF</sub> |                                                            |                                                                | 10V | 0V  | 25°C            |        | 90  |     |      |
| (EN)             |                                                            |                                                                |     |     | –55°C to +125°C |        |     | 140 |      |
|                  |                                                            |                                                                | 5V  | -5V | 25°C            |        | 100 |     |      |
|                  |                                                            |                                                                |     |     | –55°C to +125°C |        |     | 160 |      |
| t <sub>BBM</sub> |                                                            | $C_L = 15pF,$<br>$R_L = 10k\Omega$                             | 5V  | 0V  | 25°C            |        | 60  |     |      |
|                  |                                                            |                                                                | ον  | UV  | –55°C to +125°C | 1      |     |     | ns   |
|                  |                                                            |                                                                | 10V | 0V  | 25°C            |        | 45  |     |      |
|                  |                                                            |                                                                |     |     | –55°C to +125°C | 1      |     |     |      |
|                  |                                                            | $C_L = 15pF,$<br>$R_L = 10k\Omega$                             | 5V  | -5V | 25°C            |        | 45  |     | ns   |
|                  |                                                            | $C_L = 15pF,$<br>$R_L = 10k\Omega$                             | 5V  | -5V | –55°C to +125°C | 1      |     |     | ns   |

Submit Document Feedback



## 5.8 Typical Characteristics

at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5V (unless otherwise noted)





# **5.8 Typical Characteristics (continued)**

at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5V (unless otherwise noted)



Submit Document Feedback



#### **6 Parameter Measurement Information**

#### 6.1 On-Resistance

The on-resistance of a device is the ohmic resistance between the source (Sx) and drain (D) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol  $R_{ON}$  is used to denote on-resistance. The measurement setup used to measure  $R_{ON}$  is shown in the following figure. Figure 6-1 shows how the  $R_{ON}$  is computed with  $R_{ON}$  = V /  $I_{SD}$ , and the voltage (V) and current ( $I_{SD}$ ) are measured using this setup.



Figure 6-1. On-Resistance Measurement Setup

### 6.2 Off-Leakage Current

There are two types of leakage currents associated with a switch during the off state:

- 1. Source off-leakage current.
- 2. Drain off-leakage current.

Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol  $I_{S(OFF)}$ .

Drain leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is off. This current is denoted by the symbol  $I_{D(OFF)}$ .

Figure 6-2 shows the setup used to measure both off-leakage currents.



Figure 6-2. Off-Leakage Measurement Setup



### 6.3 On-Leakage Current

Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol  $I_{S(ON)}$ .

Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol  $I_{D(ON)}$ .

Either the source pin or drain pin is left floating during the measurement. Figure 6-3 shows the circuit used for measuring the on-leakage current, denoted by  $I_{S(ON)}$  or  $I_{D(ON)}$ .



Figure 6-3. On-Leakage Measurement Setup

#### **6.4 Transition Time**

Transition time is defined as the time taken by the output of the device to rise or fall 10% after the address signal has risen or fallen past the 50% threshold. Figure 6-4 shows the setup used to measure transition time, denoted by the symbol  $t_{TRANSITION}$ .



Figure 6-4. Transition-Time Measurement Setup



#### 6.5 Break-Before-Make

Break-before-make delay is a safety feature that prevents two inputs from connecting when the device is switching. The output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the *break* and the *make* is known as break-before-make delay. Figure 6-5 shows the setup used to measure break-before-make delay, denoted by the symbol t<sub>OPEN(BBM)</sub>.



Figure 6-5. Break-Before-Make Delay Measurement Setup

## 6.6 t<sub>ON(EN)</sub> and t<sub>OFF(EN)</sub>

Turn-on time is defined as the time taken by the output of the device to rise to 10% after the enable has risen past the 50% threshold. The 10% measurement is utilized to provide the timing of the device, system level timing can then account for the time constant added from the load resistance and load capacitance. Figure 6-6 shows the setup used to measure transition time, denoted by the symbol  $t_{ON(EN)}$ .

Turn-off time is defined as the time taken by the output of the device to fall to 90% after the enable has fallen past the 50% threshold. The 90% measurement is utilized to provide the timing of the device, system level timing can then account for the time constant added from the load resistance and load capacitance. Figure 6-6 shows the setup used to measure transition time, denoted by the symbol  $t_{OFF(EN)}$ .



Figure 6-6. Turn-On and Turn-Off Time Measurement Setup



## 6.7 Propagation Delay

Propagation delay is defined as the time taken by the output of the device to rise or fall 50% after the input signal has risen or fallen past the 50% threshold. Figure 6-7 shows the setup used to measure propagation delay, denoted by the symbol  $t_{PD}$ .



Figure 6-7. Propagation Delay Measurement Setup

# 6.8 Charge Injection

Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol  $Q_C$ . Figure 6-8 shows the setup used to measure charge injection from source (Sx) to drain (D).



Figure 6-8. Charge-Injection Measurement Setup



#### 6.9 Off Isolation

Off isolation is defined as the ratio of the signal at the drain pin (D) of the device when a signal is applied to the source pin (Sx) of an off-channel. Figure 6-9 shows the setup used to measure, and the equation to compute off isolation.



Figure 6-9. Off Isolation Measurement Setup

$$Off \, Isolation = 20 \times Log\left(\frac{V_{OUT}}{V_S}\right) \tag{1}$$

#### 6.10 Crosstalk

Crosstalk is defined as the ratio of the signal at the drain pin (D) of a different channel, when a signal is applied at the source pin (Sx) of an on-channel. Figure 6-10 shows the setup used to measure, and the equation used to compute crosstalk.



Figure 6-10. Channel-to-Channel Crosstalk Measurement Setup

$$Channel - to - Channel \, Crosstalk \, = \, 20 \, \times \, Log \left( \frac{V_{OUT}}{V_S} \right) \tag{2}$$



#### 6.11 Bandwidth

Bandwidth is defined as the range of frequencies that are attenuated by less than 3dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (D) of the device. Figure 6-11 shows the setup used to measure bandwidth.



Figure 6-11. Bandwidth Measurement Setup

$$Attenuation = 20 \times Log\left(\frac{V_2}{V_1}\right)$$
 (3)

Submit Document Feedback



## 7 Detailed Description

#### 7.1 Overview

The TMUX182-SEP is an 8:1, single-ended (1-channel) mux. Each channel is turned on or turned off based on the state of the address lines and enable pin.

### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Bidirectional Operation

The TMUX182-SEP device conduct equally well from source (Sx) to drain (Dx) or from drain (Dx) to source (Sx). Each signal path has very similar characteristics in both directions so they can be used as both multiplexers and demultiplexer to support analog signals.

#### 7.3.2 Rail-to-Rail Operation

The valid signal path input and output voltage for the TMUX182-SEP ranges from V<sub>SS</sub> to V<sub>DD</sub>.

#### 7.3.3 1.8V Logic Compatible Inputs

The TMUX182-SEP support 1.8V logic compatible control for all logic control inputs. 1.8V logic level inputs allows the multiplexers to interface with processors that have lower logic I/O rails and eliminates the need for an external voltage translator, which saves both space and BOM cost. For more information on 1.8V logic implementation, refer to Simplifying Design with 1.8V logic Muxes and Switches.

#### 7.3.4 Device Functional Modes

When the  $\overline{EN}$  pin of the device is pulled low, one of the switches is closed based on the state of the address or select pins. When the  $\overline{EN}$  pin is pulled high, all the switches are in an open state regardless of the state of the address or select pins.

Unused logic control pins must be tied to GND or  $V_{DD}$  to be certain that the device does not consume additional current as highlighted in Implications of Slow or Floating CMOS Inputs. Unused signal path inputs (Sx and Dx) should be connected to GND.



#### 7.3.5 Truth Tables

Table 7-1, provides the truth tables for the TMUX182-SEP.

Table 7-1. TMXU182-SEP Truth Table

| EN | A2               | A1               | A0               | Selected Signal Path Connected To Drain (D) Pin |  |  |  |
|----|------------------|------------------|------------------|-------------------------------------------------|--|--|--|
| 0  | 0                | 0                | 0                | S0                                              |  |  |  |
| 0  | 0                | 0                | 1                | S1                                              |  |  |  |
| 0  | 0                | 1                | 0                | S2                                              |  |  |  |
| 0  | 0                | 1                | 1                | S3                                              |  |  |  |
| 0  | 1                | 0                | 0                | S4                                              |  |  |  |
| 0  | 1                | 0                | 1                | S5                                              |  |  |  |
| 0  | 1                | 1                | 0                | S6                                              |  |  |  |
| 0  | 1                | 1                | 1                | S7                                              |  |  |  |
| 1  | X <sup>(1)</sup> | X <sup>(1)</sup> | X <sup>(1)</sup> | All inputs are unselected (HI-Z)                |  |  |  |

X denotes do not care.

The Enable pin, EN, of the TMUX182-SEP devices have a weak internal pull-up resistor to put the devices into a disabled state upon power up. The SELx / Address pins (Ax) have weak internal pull-down resistors to put the switch into a defined logic state.

Product Folder Links: TMUX182-SEP

Submit Document Feedback



# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The TMUX182-SEP offers good system performance across a wide operating supply (5V to 15V, ±6V). These devices include 1.8V logic compatible control input pins that enable operation in systems with 1.8V I/Os. These features make the TMUX182-SEP multiplexer an ideal solution for many systems as it can reduce system complexity, board size, and overall system cost.

## 8.2 Typical Application

One useful application to take advantage of the TMUX182-SEP features is multiplexing various signals into an ADC that is integrated into an MCU. Utilizing an integrated ADC in an MCU allows a system to minimize cost with a potential tradeoff of system performance when compared to an external ADC. The multiplexer allows for multiple inputs or sensors to be monitored with a single ADC pin of the device, which is critical in systems with limited I/Os.



Figure 8-1. Multiplexing Signals to an Integrated ADC with TMUX182-SEP



### 8.3 Design Requirements

Table 8-1 lists the parameters that must be used for this design example.

**Table 8-1. Design Parameters** 

| PARAMETERS                | VALUES                               |
|---------------------------|--------------------------------------|
| Supply (V <sub>DD</sub> ) | 12V                                  |
| I/O signal range          | 0V to V <sub>DD</sub> (rail-to-rail) |
| Control logic thresholds  | 1.8V compatible                      |

### 8.4 Detailed Design Procedure

The TMUX182-SEP can operate without any external components except for the supply decoupling capacitors. The MCU can control the enable and address pins through GPIOs to toggle between various inputs of the multiplexer. The enable pin should be connected to ground if the functionality is not required in the system. All inputs being muxed to the ADC of the MCU must fall within the Recommended Operating Conditions, including signal range and continuous current. For this design with a supply of 12V, the signal range can be 0V to 12V.

### 8.5 Application Curves



Figure 8-2. Bandwidth

#### 8.6 Power Supply Recommendations

The TMUX182-SEP operates across a wide supply range of 5V to 15V single supply and up to ±6V dual supply.

Power-supply bypassing improves noise margin and prevents switching noise propagation from the supply pins to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from 0.1µF to 10µF from V<sub>DD</sub> to ground and V<sub>SS</sub> to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems or systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground planes.



### 8.7 Layout

#### 8.7.1 Layout Guidelines

Route high-speed signals using minimal vias and corners, which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies.

- Decouple the V<sub>DD</sub> and V<sub>SS</sub> pins with a 0.1µF capacitor, placed as close to the pin as possible. Ensure that the
  capacitor voltage rating is sufficient.
- · Keep the input lines as short as possible.
- Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup.
- Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary.

#### 8.7.2 Layout Example



Figure 8-3. Layout Example



## 9 Device and Documentation Support

### 9.1 Documentation Support

#### 9.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Simplifying Design with 1.8V logic Muxes and Switches application brief
- Texas Instruments, QFN/SON PCB Attachment application report
- Texas Instruments, Quad Flatpack No-Lead Logic Packages application report

### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Notifications to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 9.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

#### 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES           |  |  |  |
|---------------|----------|-----------------|--|--|--|
| December 2025 | *        | Initial Release |  |  |  |

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 22-Dec-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins            | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|---------------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                           |                       |      | (4)                           | (5)                        |              |                  |
| PTMUX182MDYYTSEP      | Active | Preproduction | SOT-23-THIN<br>(DYY)   16 | 250   SMALL T&R       | -    | Call TI                       | Call TI                    | -55 to 125   |                  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

PLASTIC SMALL OUTLINE



### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- 5. Reference JEDEC Registration MO-345, Variation AA



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC SMALL OUTLINE



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025