3.3-V, 2:1 (SPDT), 4-channel analog switch with partial-power-down mode

SN74CBTLV3257

ACTIVE

Product details

Configuration 2:1 SPDT Number of channels (#) 4 Power supply voltage - single (V) 2.5, 3.3 Ron (Typ) (Ohms) 5 ON-state leakage current (Max) (µA) 1 Bandwidth (MHz) 200 Operating temperature range (C) -40 to 85 Features Powered-off protection, Supports JTAG signals, Supports SPI signals Input/output continuous current (Max) (mA) 128 Rating Catalog
Configuration 2:1 SPDT Number of channels (#) 4 Power supply voltage - single (V) 2.5, 3.3 Ron (Typ) (Ohms) 5 ON-state leakage current (Max) (µA) 1 Bandwidth (MHz) 200 Operating temperature range (C) -40 to 85 Features Powered-off protection, Supports JTAG signals, Supports SPI signals Input/output continuous current (Max) (mA) 128 Rating Catalog
SOIC (D) 16 59 mm² 9.9 x 6 SSOP (DBQ) 16 29 mm² 4.9 x 6 TSSOP (PW) 16 22 mm² 5 x 4.4 TSSOP (PW) 16 22 mm² 4.4 x 5 TVSOP (DGV) 16 23 mm² 3.6 x 6.4 UQFN (RSV) 16 5 mm² 2.6 x 1.8 VQFN (RGY) 16 14 mm² 4 x 3.5
  • 5-Ω Switch Connection Between Two Ports
  • Rail-to-Rail Switching on Data I/O Ports
  • Ioff Supports Partial-Power-Down Mode Operation
  • Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
  • 5-Ω Switch Connection Between Two Ports
  • Rail-to-Rail Switching on Data I/O Ports
  • Ioff Supports Partial-Power-Down Mode Operation
  • Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)

The SN74CBTLV3257 device is a 4-bit 1-of-2 high-speed FET multiplexer/demultiplexer. The low on-state resistance of the switch allows connections to be made with minimal propagation delay.

The select (S) input controls the data flow. The FET multiplexers/demultiplexers are disabled when the output-enable (OE) input is high.

This device is fully specified for partial-power-down applications using Ioff. The Ioff feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

The SN74CBTLV3257 device is a 4-bit 1-of-2 high-speed FET multiplexer/demultiplexer. The low on-state resistance of the switch allows connections to be made with minimal propagation delay.

The select (S) input controls the data flow. The FET multiplexers/demultiplexers are disabled when the output-enable (OE) input is high.

This device is fully specified for partial-power-down applications using Ioff. The Ioff feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Download

Similar products you might be interested in

open-in-new Compare products
Drop-in replacement with upgraded functionality to the compared device.
TMUX1574 ACTIVE 5-V, 2:1 (SPDT), 4-channel analog switch with powered-off protection & 1.8-V input logic Upgraded 2-GHz bandwidth, 2-Ω RON, and 1.8-V logic support
Same functionality with different pin-out to the compared device.
TMUX1575 ACTIVE Low-capacitance, 2:1 (SPDT) 4-channel, powered-off protection switch with 1.2-V logic This product is in a 60% smaller WCSP package, operates at 1.8-GHz bandwidth and supports 1.2-V logic.

Technical documentation

star = Top documentation for this product selected by TI
No results found. Please clear your search and try again.
View all 20
Type Title Date
* Data sheet SN74CBTLV3257 Low-Voltage 4-Bit 1-of-2 FET Multiplexer/Demultiplexer datasheet (Rev. M) 24 Jul 2018
Application note Multiplexers and Signal Switches Glossary (Rev. B) 01 Dec 2021
Application note Enabling SPI-Based Flash Memory Expansion by Using Multiplexers (Rev. B) 07 Oct 2021
Application note Selecting the Right Texas Instruments Signal Switch (Rev. C) 06 Aug 2021
Application note Eliminate Power Sequencing with Powered-off Protection Signal Switches (Rev. C) 06 Jan 2021
Selection guide Little Logic Guide 2018 (Rev. G) 06 Jul 2018
Selection guide Logic Guide (Rev. AB) 12 Jun 2017
Application note How to Select Little Logic (Rev. A) 26 Jul 2016
Application note Understanding and Interpreting Standard-Logic Data Sheets (Rev. C) 02 Dec 2015
User guide LOGIC Pocket Data Book (Rev. B) 16 Jan 2007
More literature Digital Bus Switch Selection Guide (Rev. A) 10 Nov 2004
More literature Design Summary for WCSP Little Logic (Rev. B) 04 Nov 2004
Application note Semiconductor Packing Material Electrostatic Discharge (ESD) Protection 08 Jul 2004
User guide Signal Switch Data Book (Rev. A) 14 Nov 2003
More literature Logic Cross-Reference (Rev. A) 07 Oct 2003
Application note Bus FET Switch Solutions for Live Insertion Applications 07 Feb 2003
Application note Texas Instruments Little Logic Application Report 01 Nov 2002
Application note TI IBIS File Creation, Validation, and Distribution Processes 29 Aug 2002
More literature Standard Linear & Logic for PCs, Servers & Motherboards 13 Jun 2002
User guide CBT (5-V) And CBTLV (3.3-V) Bus Switches Data Book (Rev. B) 01 Dec 1998

Design & development

For additional terms or required resources, click any title below to view the detail page where available.

Evaluation board

DLPDLCR4710EVM-G2 — Full HD DLP4710 Chipset Evaluation Module

DLP® LightCrafter Display 4710 EVM-G2 is an easy to use, plug and play evaluation platform for the Full HD DLP4710 chipset. The DLP4710 chipset is designed to be used in a wide array of display applications like mobile projectors, screenless TVs, interactive displays and digital signage. The (...)
Evaluation board

EVMX777BG-01-00-00 — J6Entry, RSP and TDA2E-17 CPU Board Evaluation Module

J6Entry, RSP and TDA2E-17 CPU Board EVM is an evaluation platform designed to speed up development efforts and reduce time to market for Infotainment  reconfigurable Digital Cluster or Integrated Digital Cockpit and ADAS applications. The CPU board integrates key peripherals such as parallel (...)
Evaluation board

EVMX777G-01-20-00 — J6Entry/RSP Infotainment (CPU+Display+JAMR3) Evaluation Module

The J6Entry/RSP EVM is an evaluation platform designed to speed up development efforts and reduce time to market for applications such as Infotainment, reconfigurable Digital Cluster or Integrated Digital Cockpit.

The main CPU board integrates these key peripherals such as Ethernet or HDMI, while (...)

Evaluation board

PP-SALB2-EVM — PP-SALB2-EVM Smart amp speaker characterization board evaluation module (Learning Board 2)

This board supports: TAS2555YZEVMTAS2557EVM and TAS2559EVM.

The Smart Amplifier Speaker Characterization Board, when used in conjunction with a supported TI Smart Amplifier and PurePath Console software, provides users the ability to measure speaker excursion, temperature and other parameters for (...)

In stock
Limit: 1
Evaluation board

TMDSCSK388 — DM38x Camera Starter Kit (CSK)

The DM38x Camera Starter Kit (CSK) enables developers to begin designing wireless or wired connected digital video applications, such as security cameras, car DVRs, endoscopes, action-wearable cameras, drones, video doorbells, baby monitors, and other connected video products.

The DM38x (...)

In stock
Limit: 1
Evaluation board

TMDXEVM368 — TMS320DM36x Evaluation Module

The TMS320DM36x Digital Video Evaluation Module (DVEVM) enables developers to start immediate evaluation of TI’s Digital Media (DMx) processors and begin building digital video applications such as IP security cameras, action cameras, drones, wearables, digital signage, video doorbells, and (...)

In stock
Limit: 1
Interface adapter

LEADED-ADAPTER1 — Surface mount to DIP header adapter for quick testing of TI's 5, 8, 10, 16 & 24-pin leaded packages

The EVM-LEADED1 board allows for quick testing and bread boarding of TI's common leaded packages.  The board has footprints to convert TI's D, DBQ, DCT,DCU, DDF, DGS, DGV, and PW surface mount packages to 100mil DIP headers.     

In stock
Limit: 3
Interface adapter

LEADLESS-ADAPTER1 — Surface mount to DIP header adapter for testing of TI's 6,8,10,12,14,16, & 20-pin leadless packages

The EVM-LEADLESS1 board allows for quick testing and bread boarding of TI's common leadless packages.  The board has footprints to convert TI's DRC, DTP, DQE, RBW, RGY, RSE, RSV, RSW RTE, RTJ, RUK , RUC, RUG, RUM,RUT and YZP surface mount packages to 100mil DIP headers.
In stock
Limit: 3
Simulation model

SN74CBTLV3257 IBIS Model (Rev. A)

SCDM013A.ZIP (25 KB) - IBIS Model
Simulation model

HSPICE Model for SN74CBTLV3257

SCDM133.ZIP (180 KB) - HSpice Model
Reference designs

TIDEP-01017 — Cascade imaging radar capture reference design using Jacinto™ ADAS processor

The cascade development kit has two main use cases:
  1. To use the MMWCAS-DSP-EVM as a capture card to fully evaluate the AWR2243 four-chip cascade performance by using the mmWave studio tool, please read the TIDEP-01012 design guide.
  2. To use the MMWCAS-DSP-EVM to develop radar real time SW application, (...)
Reference designs

TIDA-01226 — Compact Full HD 1080p (up to 16 Amps) Projection Display Reference Design Using DLP Pico Technology

This reference design, featuring the DLP Pico™ 0.47-inch TRP Full-HD 1080p display chipset and implemented in the DLP LightCrafter Display 4710 G2 evaluation module (EVM), enables use of full HD resolution for projection display applications such as accessory projectors, screenless displays, (...)
Reference designs

TIDA-01021 — Multi-channel JESD204B 15-GHz clocking reference design for DSO, radar and 5G wireless testers

High speed multi-channel applications require precise clocking solutions capable of managing channel-to-channel skew in order to achieve optimal system SNR, SFDR, and ENOB. This reference design is capable of supporting two high speed channels on separate boards by utilizing TI’s LMX2594 (...)
Reference designs

TIDA-01024 — High Channel Count JESD204B Daisy Chain Clock Reference Design for RADAR and 5G Wireless Testers

High-speed multi-channel applications require low noise and scalable clocking solutions capable of precise channel-to-channel skew adjustment to achieve optimal system SNR, SFDR, and ENOB. This reference design supports scaling up JESD204B synchronized clocks in daisy chain configuration. This (...)
Reference designs

TIDA-01023 — High Channel Count JESD204B Clock Generation Reference Design for RADAR and 5G Wireless Testers

High-speed multi-channel applications require low noise and scalable clocking solutions capable of precise channel-to-channel skew adjustment to achieve optimal system SNR, SFDR, and ENOB. This reference design supports high channel count JESD204B synchronized clocks using one master and multiple (...)
Reference designs

TIDEP0043 — Acontis EtherCAT Master Stack Reference Design

The acontis EC-Master EtherCAT Master stack is a highly portable software stack that can be used on various embedded platforms. The EC-Master supports the high performance TI Sitara MPUs,  it provides a sophisticated EtherCAT Master solution which customers can use to implement EtherCAT (...)
Reference designs

TIDEP0057 — Multi-Protocol Digital Position Encoder Master Interface Reference Design With AM437x on PRU-ICSS

This is a reference design for industrial communication on Sitara™ processors with programmable real-time unit and industrial communication subsystem (PRU-ICSS). This design describes the integrated multi-protocol digital position encoder master interface support. The supported digital (...)
Reference designs

TIDEP0054 — Parallel Redundancy Protocol (PRP) Ethernet Reference Design for Substation Automation

This is a reference design for high-reliability, low-latency network communications for substation automation equipment in smart grid transmission and distribution networks. It supports the parallel redundancy protocol (PRP) specification in the IEC 62439 standard using the PRU-ICSS. This reference (...)
Reference designs

TIDA-00179 — Universal Digital Interface to Absolute Position Encoders Reference Design

TIDA-00179 is an EMC-compliant universal digital interface to connect to absolute position encoders like EnDat 2.2, BiSS®, SSI or HIPERFACE DSL®. This reference design supports a wide-input voltage range from 15 V to 60 V (24-V nom). A connector with 3.3-V logic I/O signals allows for (...)
Package Pins Download
SOIC (D) 16 View options
SSOP (DBQ) 16 View options
TSSOP (PW) 16 View options
TVSOP (DGV) 16 View options
UQFN (RSV) 16 View options
VQFN (RGY) 16 View options

Ordering & quality

Information included:
  • RoHS
  • REACH
  • Device marking
  • Lead finish/Ball material
  • MSL rating/Peak reflow
  • MTBF/FIT estimates
  • Material content
  • Qualification summary
  • Ongoing reliability monitoring

Recommended products may have parameters, evaluation modules or reference designs related to this TI product.

Support & training

TI E2E™ forums with technical support from TI engineers

Content is provided "as is" by TI and community contributors and does not constitute TI specifications. See terms of use.

If you have questions about quality, packaging or ordering TI products, see TI support. ​​​​​​​​​​​​​​

Videos