text.skipToContent text.skipToNavigation

PSN74HCS74QBQARQ1 ACTIVE

Automotive Schmitt-trigger input dual D-type positive-edge-triggered flip-flops w/ clear and preset

Inventory: 8,575  
Limit:  100

Quality information

RoHS
REACH
Lead finish / Ball material Call TI
MSL rating / Peak reflow Call TI
Quality, reliability
& packaging information

Information included:

  • RoHS
  • REACH
  • Device marking
  • Lead finish/Ball material
  • MSL rating/Peak reflow
  • MTBF/FIT estimates
  • Material content
  • Qualification summary
  • Ongoing reliability monitoring
View or download

Packaging information

Package | Pins Package qty | Carrier: Operating temperature range (°C)
WQFN (BQA) | 14 3,000 | LARGE T&R
-40 to 125
Package | Pins WQFN (BQA) | 14
Package qty | Carrier: 3,000 | LARGE T&R
Operating temperature range (°C) -40 to 125
View TI packaging information

Features for the SN74HCS74-Q1

  • AEC-Q100 Qualified for automotive applications:
    • Device temperature grade 1: –40°C to +125°C, TA
    • Device HBM ESD Classification Level 2
    • Device CDM ESD Classifcation Level C6
  • Wide operating voltage range: 2 V to 6 V
  • Schmitt-trigger inputs allow for slow or noisy input signals
  • Low power consumption
    • Typical ICC of 100 nA
    • Typical input leakage current of ±100 nA
  • ±7.8-mA output drive at 6 V

All trademarks are the property of their respective owners.

Description for the SN74HCS74-Q1

The device contains two independent D-type positive-edge-triggered flip-flops. All inputs include Schmitt triggers, allowing for slow or noisy input signals. A low level at the preset ( PRE) input sets the output high. A low level at the clear ( CLR) input resets the output low. Preset and clear functions are asynchronous and not dependent on the levels of the other inputs. When PRE and CLR are inactive (high), data at the data (D) input meeting the setup time requirements is transferred to the outputs (Q, Q) on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the input clock (CLK) signal. Following the hold-time interval, data at the data (D) input can be changed without affecting the levels at the outputs (Q, Q).

Pricing


Qty Price (USD)
1-99 0.244
100-249 0.166
250-999 0.128
1,000+ 0.085