|Package | PIN:||PW | 28|
|Temp:||I (-40 to 85)|
- Single +3.0V Operation
- Selectable 2 VP-P, 1.5 VP-P, or 1 VP-P Full-scale Input
- 400 MHz −3 dB Input Bandwidth
- Low Power Consumption
- Standby Mode
- On-Chip Reference and Sample-and-Hold Amplifier
- Offset Binary or Two’s Complement Data Format
- Separate Adjustable Output Driver Supply to Accommodate 2.5V and 3.3V Logic Families
- 28-pin TSSOP Package
- Resolution 10 Bits
- Conversion Rate 65 MSPS
- Full Power Bandwidth 400 MHz
- DNL ±0.3 LSB (typ)
- SNR (fIN = 11 MHz) 59.6 dB (typ)
- SFDR (fIN = 11 MHz) −80 dB (typ)
- Power Consumption, 65 MHz 68.4 mW
All trademarks are the property of their respective owners.
Texas Instruments ADC10065CIMT/NOPB
The ADC10065 is a monolithic CMOS analog-to-digital converter capable of converting analog input signals into 10-bit digital words at 65 Megasamples per second (MSPS). This converter uses a differential, pipeline architecture with digital error correction and an on-chip sample-and-hold circuit to provide a complete conversion solution, and to minimize power consumption, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 400 MHz. Operating on a single 3.0V power supply, this device consumes just 68.4 mW at 65 MSPS, including the reference current. The Standby feature reduces power consumption to just 14.1 mW.
The differential inputs provide a full scale selectable input swing of 2.0 VP-P, 1.5 VP-P, 1.0 VP-P, with the possibility of a single-ended input. Full use of the differential input is recommended for optimum performance. An internal +1.2V precision bandgap reference is used to set the ADC full-scale range, and also allows the user to supply a buffered referenced voltage for those applications requiring increased accuracy. The output data format is user choice of offset binary or two’s complement.
This device is available in the 28-lead TSSOP package and will operate over the industrial temperature range of −40°C to +85°C.