text.skipToContent text.skipToNavigation

SN74ALS112AN

Dual J-K Negative-Edge-Triggered Flip-Flops With Clear and Preset

Packaging

Package | PIN: N | 16
Temp: C (0 to 70)
Carrier: Partial Tube
Qty Price
1-9 $1.26
10-24 $1.13
25-99 $1.04
100-249 $0.89
250-499 $0.82
500-749 $0.67
750-999 $0.54
1000+ $0.48

Features

  • Fully Buffered to Offer Maximum Isolation From External Disturbance
  • Package Options Include Plastic Small-Outline (D) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs

 

 

Texas Instruments  SN74ALS112AN

These devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset () or clear () inputs sets or resets the outputs, regardless of the levels of the other inputs. When and are inactive (high), data at the J and K inputs meeting the setup-time requirements is transferred to the outputs on the negative-going edge of the clock pulse (CLK). Clock triggering occurs at a voltage level and is not directly related to the fall time of the clock pulse. Following the hold-time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by tying J and K high.

The SN54ALS112A is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ALS112A is characterized for operation from 0°C to 70°C.