text.skipToContent text.skipToNavigation

SN74AUC125RGYR

Quadruple Bus Buffer Gate with 3-State Outputs

Packaging

Package | PIN: RGY | 14
Temp: I (-40 to 85)
Carrier: Cut Tape
Qty Price
1-9 $1.02
10-24 $0.91
25-99 $0.84
100-249 $0.72
250-499 $0.67
500-749 $0.54
750-999 $0.43
1000+ $0.39

Features

  • Optimized for 1.8-V Operation and Is 3.6-V I/O Tolerant to Support Mixed-Mode Signal Operation
  • Ioff Supports Partial-Power-Down Mode Operation
  • Sub-1-V Operable
  • Max tpd of 2.1 ns at 1.8 V
  • Low Power Consumption, 10-µA Max ICC
  • ±8-mA Output Drive at 1.8 V
  • Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
    • 1500-V Charged-Device Model (C101)

Texas Instruments  SN74AUC125RGYR

This quadruple bus buffer gate is designed for 0.8-V to 2.7-V VCC operation, but is designed specifically for 1.6-V to 1.95-V VCC operation.

The SN74AUC125 contains four independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.