

# **DS32EV100 Programmable Single Equalizer**

Check for Samples: DS32EV100

### **FEATURES**

- Equalizes Up to 14 dB loss at 3.2 Gbps
- 8 levels of Programmable Equalization
- Operates up to 3.2 Gbps with 40" FR4 Traces
- 0.12 UI Residual Deterministic Jitter at 3.2 Gbps with 40" FR4 Traces
- Single 2.5V or 3.3V Power Supply
- Supports AC or DC-Coupling with Wide Input Common-Mode
- Low power Consumption: 100 mW Typ at 2.5V
- Small 3 mm x 4 mm 14-pin WSON Package
- > 8 kV HBM ESD Rating
- -40 to 85°C Operating Temperature Range

## **DESCRIPTION**

The DS32EV100 programmable equalizer provides compensation for transmission medium losses and reduces the medium-induced deterministic jitter for NRZ data channel. The DS32EV100 is optimized for operation up to 3.2 Gbps for both cables and FR4 traces. The equalizer channel has eight levels of input equalization that can be programmed by three control pins.

The equalizer supports both AC and DC-coupled data paths for long run length data patterns such as PRBS-31, and balanced codes such as 8b/10b. The device uses differential current-mode logic (CML) inputs and outputs. The DS32EV100 is available in a 3 mm x 4 mm 14-pin WSON package. Power is supplied from either a 2.5V or 3.3V supply.

## **Simplified Application Diagram**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



## Pin Diagram



Figure 1. 14-Pin WSON Package (3 mm x 4 mm x 0.8 mm, 0.5 mm pitch) See Package Number NHK0014A

## PIN DESCRIPTIONS(1)

|                                          | THE BEOGRAM MONEY  |              |                                                                                                                                                                                                      |  |  |  |  |  |  |  |
|------------------------------------------|--------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Pin Name                                 | Pin #              | I/O,<br>Type | Description                                                                                                                                                                                          |  |  |  |  |  |  |  |
| HIGH SPEED                               | DIFFERENTIA        | L I/O        |                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| IN-<br>IN+                               | 4<br>3             | I, CML       | Inverting and non-inverting CML differential inputs to the equalizer. An on-chip $100\Omega$ terminating resistor is connected between IN+ and IN Refer to Figure 5.                                 |  |  |  |  |  |  |  |
| OUT-<br>OUT+                             | 11<br>12           | O, CML       | Inverting and non-inverting CML differential outputs from the equalizer. An on-chip $50\Omega$ terminating resistor connects OUT+ to $V_{DD}$ and OUT- to $V_{DD}$ .                                 |  |  |  |  |  |  |  |
| EQUALIZATION                             | ON CONTROL         |              |                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| BST_2 14 I,<br>BST_1 7 LVCMOS<br>BST_0 8 |                    |              | BST_2, BST_1, and BST_0 select the equalizer strength. BST_2 is internally pulled high. BST_1 and BST_0 are internally pulled low.                                                                   |  |  |  |  |  |  |  |
| POWER                                    |                    |              |                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| V <sub>DD</sub>                          | 5                  | Power        | $V_{DD}$ = 2.5V ±5% or 3.3V ±10%. $V_{DD}$ pins should be tied to $V_{DD}$ plane through low inductance path. A 0.01µF bypass capacitor should be connected between each $V_{DD}$ pin to GND planes. |  |  |  |  |  |  |  |
| GND                                      | 2, 6, 9, 10,<br>13 | Power        | Ground reference. GND should be tied to a solid ground plane through a low impedance path.                                                                                                           |  |  |  |  |  |  |  |
| DAP                                      | PAD                | Power        | Ground reference. The exposed pad at the center of the package must be connected to ground plane of the board.                                                                                       |  |  |  |  |  |  |  |
| OTHER                                    | •                  | •            |                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| NC                                       | 1                  |              | Reserved. Leave no Connect.                                                                                                                                                                          |  |  |  |  |  |  |  |
|                                          |                    |              |                                                                                                                                                                                                      |  |  |  |  |  |  |  |

(1) I = Input, O = Output



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

www.ti.com

## Absolute Maximum Ratings (1)(2)

| Supply Voltage (V <sub>DD</sub> )                       | -0.5V to +4.0V  |
|---------------------------------------------------------|-----------------|
| CMOS Input Voltage                                      | -0.5V to +4.0V  |
| CMOS Output Voltage                                     | -0.5V to +4.0V  |
| CML Input/Output Voltage                                | -0.5V to +4.0V  |
| Junction Temperature                                    | +150°C          |
| Storage Temperature                                     | −65°C to +150°C |
| Lead Temperature<br>Soldering, 4 sec                    | +260°C          |
| ESD Rating                                              |                 |
| HBM, 1.5 kΩ, 100 pF                                     | > 8 kV          |
| EIAJ, 0Ω, 200 pF                                        | > 250 V         |
| Thermal Resistance, $\theta_{JA}, \\ \text{No Airflow}$ | 40 °C/W         |

<sup>(1) &</sup>quot;Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. Absolute Maximum Numbers are guaranteed for a junction temperature range of -40°C to +125°C. Models are validated to Maximum Operating Voltages only.

## **Recommended Operating Conditions**

|                           | Min   | Тур | Max   | Units |
|---------------------------|-------|-----|-------|-------|
| Supply Voltage (1)        |       |     |       |       |
| V <sub>DD2.5</sub> to GND | 2.375 | 2.5 | 2.625 | V     |
| V <sub>DD3.3</sub> to GND | 3.0   | 3.3 | 3.6   | V     |
| Ambient Temperature       | -40   | 25  | +85   | °C    |

<sup>(1)</sup> The  $V_{DD2.5}$  is  $V_{DD}$  = 2.5V ± 5% and  $V_{DD3.3}$  is  $V_{DD}$  = 3.3V ± 10%.

### **Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified. (1)(2)

| Symbol          | Parameter                                | Conditions                                           | Min          | Typ             | Max                | Units                            |
|-----------------|------------------------------------------|------------------------------------------------------|--------------|-----------------|--------------------|----------------------------------|
| POWER           | 1                                        |                                                      | <u> </u>     |                 |                    | 1                                |
| Р               | Power Supply                             | V <sub>DD2.5</sub>                                   |              | 100             | 150                | mW                               |
|                 | Consumption                              | V <sub>DD3.3</sub>                                   |              | 140             | 200                | mW                               |
| N               | Supply Noise<br>Tolerance <sup>(3)</sup> | 50 Hz – 100 Hz<br>100 Hz – 10 MHz<br>10 MHz – 1.6GHz |              | 100<br>40<br>10 |                    | $mV_{P-P}$ $mV_{P-P}$ $mV_{P-P}$ |
| LVTTL DC        | SPECIFICATIONS                           |                                                      | <del>-</del> |                 |                    |                                  |
| V <sub>IH</sub> | High Level Input                         | V <sub>DD2.5</sub>                                   | 1.6          |                 | $V_{DD2.5}$        | V                                |
|                 | Voltage                                  | V <sub>DD3.3</sub>                                   | 2.0          |                 | V <sub>DD3.3</sub> | V                                |
| $V_{IL}$        | Low Level Input<br>Voltage               |                                                      | -0.3         |                 | 0.8                | V                                |

<sup>(1)</sup> Typical values represent most likely parametric norms at V<sub>DD</sub> = 3.3V or 2.5V, T<sub>A</sub> = 25°C., and at the Recommended Operation Conditions at the time of product characterization and are not guaranteed.

(3) Allowed supply noise (mV<sub>P-P</sub> sine wave) under typical conditions.

<sup>2)</sup> If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.

<sup>(2)</sup> The Electrical Characteristics tables list guaranteed specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not guaranteed.



## **Electrical Characteristics (continued)**

Over recommended operating supply and temperature ranges unless otherwise specified. (1)(2)

| Symbol                                          | Parameter                                           | Conditions                                                                                                        | Min                    | <b>Typ</b> (1) | Max                    | Units             |
|-------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------------------|----------------|------------------------|-------------------|
| V <sub>OH</sub>                                 | High Level Output                                   | $I_{OH} = -3mA$ , $V_{DD2.5}$                                                                                     | 2.0                    |                |                        | V                 |
|                                                 | Voltage                                             | $I_{OH} = -3mA$ , $V_{DD3.3}$                                                                                     | 2.4                    |                |                        | V                 |
| $V_{OL}$                                        | Low Level Output<br>Voltage                         | $I_{OL} = 3mA$                                                                                                    |                        |                | 0.4                    | V                 |
| I <sub>IN</sub>                                 | Input Current                                       | $V_{IN} = V_{DD}$                                                                                                 |                        | +1.8           | +15                    | μΑ                |
|                                                 |                                                     | V <sub>IN</sub> = GND                                                                                             | -15                    | 0              |                        | μΑ                |
| I <sub>IN-P</sub>                               | Input Leakage Current                               | $V_{IN} = V_{DD}$ , with internal pull-down resistors                                                             |                        | +95            |                        | μΑ                |
|                                                 | with Internal Pull-<br>Down/Up Resistors            | V <sub>IN</sub> = GND, with internal pull-up resistors                                                            | -20                    |                |                        | μΑ                |
| CML REC                                         | EIVER INPUTS (IN+, IN-)                             |                                                                                                                   |                        |                |                        |                   |
| V <sub>TX</sub>                                 | Source Transmit<br>Launch Signal Level<br>(IN diff) | AC-Coupled or DC-Coupled Requirement,<br>Differential measurement at point A.<br>(Figure 2)                       | 400                    |                | 1600                   | mV <sub>P-P</sub> |
| $V_{INTRE}$                                     | Input Threshold<br>Voltage                          | Differential measurement at point B. (Figure 2)                                                                   |                        | 120            |                        | $mV_{P-P}$        |
| $V_{DDTX}$                                      | Supply Voltage of<br>Transmitter to EQ              | DC-Coupled Requirement                                                                                            | 1.6                    |                | V <sub>DD</sub>        | V                 |
| V <sub>ICMDC</sub>                              | Input Common-Mode<br>Voltage                        | DC-Coupled Requirement<br>Differential measurement at point A.<br>(Figure 2), (4)                                 | V <sub>DDTX</sub> -0.8 |                | V <sub>DDTX</sub> -0.2 | V                 |
| $R_{LI}$                                        | Differential Input<br>Return Loss                   | 100 MHz – 1.6 GHz, with fixture's effect de-<br>embedded                                                          |                        | 10             |                        | dB                |
| R <sub>IN</sub>                                 | Input Resistance                                    | Differential Across IN+ and IN (Figure 5)                                                                         | 85                     | 100            | 115                    | Ω                 |
| CML OUT                                         | PUTS (OUT+, OUT-)                                   |                                                                                                                   |                        |                |                        |                   |
| V <sub>OD</sub>                                 | Output Differential<br>Voltage Level (OUT<br>diff)  | Differential measurement with OUT+ and OUT-terminated by $50\Omega$ to GND, AC-Coupled (Figure 3)                 | 550                    | 620            | 725                    | $mV_{P-P}$        |
| V <sub>OCM</sub>                                | Output Common-Mode<br>Voltage                       | Single-ended measurement DC-Coupled with $50\Omega$ terminations $^{(4)}$                                         | V <sub>DD</sub> -0.2   |                | V <sub>DD</sub> -0.1   | V                 |
| t <sub>R</sub> , t <sub>F</sub> Transition Time |                                                     | 20% to 80% of differential output voltage, measured within 1" from output pins. (Figure 3)                        | 20                     |                | 60                     | ps                |
| R <sub>O</sub>                                  | Output Resistance                                   | Single-ended to V <sub>DD</sub>                                                                                   | 42                     | 50             | 58                     | Ω                 |
| R <sub>LO</sub>                                 | Differential Output<br>Return Loss                  | 100 MHz – 1.6 GHz, with fixture's effect de-<br>embedded. IN+ = static high.                                      |                        | 10             |                        | dB                |
| t <sub>PLHD</sub>                               | Differential Low to<br>High Propagation<br>Delay    | Propagation delay measurement at 50% V <sub>OD</sub> between input to output, 100 Mbps (Figure 4), <sup>(4)</sup> |                        | 240            |                        | ps                |
| t <sub>PHLD</sub>                               | Differential High to<br>Low Propagation<br>Delay    |                                                                                                                   |                        | 240            |                        | ps                |
| EQUALIZA                                        | ATION                                               |                                                                                                                   | *                      |                | - '                    |                   |
| DJ1                                             | Residual Deterministic<br>Jitter at 3.2 Gbps        | 40" of 6 mil microstrip FR4, EQ Setting 0x06, PRBS-7 (2 <sup>7</sup> -1) pattern                                  |                        | 0.12           | 0.2                    | $UI_P-P$          |
| DJ2                                             | Residual Deterministic<br>Jitter at 2.5 Gbps        | terministic 40" of 6 mil_microstrip FR4, EQ Setting 0x06,                                                         |                        | 0.1            | 0.16                   | UI <sub>P-P</sub> |

<sup>(4)</sup> Measured with clock-like {11111 00000} pattern.

Submit Documentation Feedback

Copyright © 2006–2013, Texas Instruments Incorporated

<sup>(5)</sup> Specification is guaranteed by characterization at optimal boost setting and is not tested in production.

<sup>(6)</sup> Deterministic jitter is measured at the differential outputs (point C of Figure 2), minus the deterministic jitter before the test channel (point A of Figure 2). Random jitter is removed through the use of averaging or similar means.



## **Electrical Characteristics (continued)**

Over recommended operating supply and temperature ranges unless otherwise specified. (1)(2)

| Symbol | Parameter                                  | Conditions                                                                       | Min | <b>Typ</b> (1) | Max | Units             |
|--------|--------------------------------------------|----------------------------------------------------------------------------------|-----|----------------|-----|-------------------|
| DJ3    | Residual Deterministic<br>Jitter at 1 Gbps | 40" of 6 mil microstrip FR4, EQ Setting 0x06, PRBS-7 (2 <sup>7</sup> -1) pattern |     | 0.05           |     | UI <sub>P-P</sub> |
| RJ     | Random Jitter                              | (4) (7)                                                                          |     | 0.5            |     | ps <sub>rms</sub> |

(7) Random jitter contributed by the equalizer is defined as sqrt  $(J_{OUT}^2 - J_{IN}^2)$ .  $J_{OUT}$  is the random jitter at equalizer outputs in ps<sub>rms</sub>, see point C of Figure 2;  $J_{IN}$  is the random jitter at the input of the equalizer in ps<sub>rms</sub>, see Figure 2.



Figure 2. Test Setup Diagram



Figure 3. CML Output Transition Times



Figure 4. Propagation Delay Timing Diagram

Copyright © 2006–2013, Texas Instruments Incorporated





Figure 5. Simplified Receiver Input Termination Circuit

#### DS32EV100 FUNCTIONAL DESCRIPTIONS AND APPLICATIONS INFORMATION

The DS32EV100 is a programmable equalizer optimized for operation up to 3.2 Gbps for backplane and cable applications. The equalizer channel consists of an equalizer stage, a limiting amplifier, a DC offset correction block, and a CML driver as shown in Figure 6.



Figure 6. Simplified Block Diagram

### **EQUALIZER BOOST CONTROL**

The equalizer channel supports eight programmable levels of equalization boost, and is controlled by the Boost Set pins (BST\_[2:0]) in accordance with Table 1. The eight levels of boost settings enables the DS32EV100 to address a wide range of media loss and data rates.

**Table 1. EQ Boost Control Table** 

| 6 mil Microstrip FR4 Trace<br>Length (in) | 24 AWG Twin-AX Cable Length (m) | Channel Loss 1.6 GHz (dB) | BST_N<br>[2, 1, 0] |
|-------------------------------------------|---------------------------------|---------------------------|--------------------|
| 0                                         | 0                               | 0                         | 0 0 0              |
| 5                                         | 2                               | 3                         | 0 0 1              |
| 10                                        | 3                               | 6                         | 0 1 0              |
| 15                                        | 4                               | 7                         | 0 1 1              |
| 20                                        | 5                               | 8                         | 1 0 0 (Default)    |
| 25                                        | 6                               | 10                        | 1 0 1              |
| 30                                        | 7                               | 12                        | 1 1 0              |
| 40                                        | 10                              | 14                        | 1 1 1              |

www.ti.com

#### **GENERAL RECOMMENDATIONS**

The DS32EV100 is a high performance circuit capable of delivering excellent performance. Careful attention must be paid to the details associated with high-speed design as well as providing a clean power supply. Refer to the LVDS Owner's Manual for more detailed information on high-speed design tips to address signal integrity design issues.

#### PCB LAYOUT CONSIDERATIONS FOR DIFFERENTIAL PAIRS

The CML inputs and outputs must have a controlled differential impedance of  $100\Omega$ . It is preferable to route CML lines exclusively on one layer of the board, particularly for the input traces. The use of vias should be avoided if possible. If vias must be used, they should be used sparingly and must be placed symmetrically for each side of a given differential pair. Route the CML signals away from other signals and noise sources on the printed circuit board. See AN-1187 for additional information on WSON packages.

### POWER SUPPLY BYPASSING

Two approaches are recommended to ensure that the DS32EV100 is provided with an adequate power supply. First, the supply ( $V_{DD}$ ) and ground (GND) pins should be connected to power planes routed on adjacent layers of the printed circuit board. The layer thickness of the dielectric should be minimized so that the  $V_{DD}$  and GND planes create a low inductance supply with distributed capacitance. Second, careful attention to supply bypassing through the proper use of bypass capacitors is required. A  $0.01\mu F$  bypass capacitor should be connected to each  $V_{DD}$  pin such that the capacitor is placed as close as possible to the DS32EV100. Smaller body size capacitors can help facilitate proper component placement. Additionally, three capacitors with capacitance in the range of  $2.2~\mu F$  to  $10~\mu F$  should be incorporated in the power supply bypassing design as well. These capacitors can be either tantalum or an ultra-low ESR ceramic and should be placed as close as possible to the DS32EV100.

#### DC COUPLING

The DS32EV100 supports both AC coupling with external ac coupling capacitor, and DC coupling to its upstream driver, or downstream receiver. With DC coupling, users must ensure the input signal common mode is within the range of the electrical specification  $V_{\text{ICMDC}}$  and the device output is terminated with 50  $\Omega$  to  $V_{\text{DD}}$ . When power-up and power-down the device, both the DS32EV100 and the downstream receiver should be power-up and power-down together. This is to avoid the internal ESD structures at the output of the DS32EV100 at power-down from being turned on by the downstream receiver.



# **Typical Performance Eye Diagrams and Curves**



Figure 7. Equalized Signal (40 in FR4, 1 Gbps, PRBS 7, 0x07 Setting)



Figure 8. Equalized Signal (40 in FR4, 2.5 Gbps, PRBS 7, 0x07 Setting)



Figure 9. Equalized Signal (40 in FR4, 3.2Gbps, PRBS 7, 0x07 Setting)



Figure 10. Equalized Signal (10m 24 AWG Twin-AX Cable, 3.2 Gbps, PRBS 7, 0x07 Setting)



Figure 11. Equalized Signal (32 in Tyco XAUI Backplane, 3.125 Gbps, PRBS 7, 0x07 Setting



Figure 12. DJ vs. EQ Setting (3.2 Gbps)



## **REVISION HISTORY**

| CI | nanges from Revision C (February 2013) to Revision D | age |
|----|------------------------------------------------------|-----|
| •  | Changed layout of National Data Sheet to TI format   | 8   |

www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                 |                       |      | (4)                           | (5)                        |              |                  |
| DS32EV100SD/NOPB      | Active | Production    | WSON (NHK)   14 | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | D32E1SD          |
| DS32EV100SD/NOPB.A    | Active | Production    | WSON (NHK)   14 | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | D32E1SD          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 1-Aug-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DS32EV100SD/NOPB | WSON            | NHK                | 14 | 1000 | 177.8                    | 12.4                     | 3.3        | 4.3        | 1.0        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 1-Aug-2025



### \*All dimensions are nominal

| Ì | Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ı | DS32EV100SD/NOPB | WSON         | NHK             | 14   | 1000 | 210.0       | 185.0      | 35.0        |



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025