

- **Military Operating Temperature Range:**  
- 55°C to 125°C
- **Processed to MIL-PRF-38535**
- **Fast Instruction Cycle Time (30 ns and 40 ns)**
- **Source-Code Compatible With All C1x and C2x Devices**
- **RAM-Based Operation**
  - 9K × 16-Bit Single-Cycle On-Chip Program/Data RAM
  - 1056 × 16-Bit Dual-Access On-Chip Data RAM
- **2K × 16-Bit On-Chip Boot ROM**
- **224K × 16-Bit Maximum Addressable External Memory Space (64K Program, 64K Data, 64K I/O, and 32K Global)**
- **32-Bit Arithmetic Logic Unit (ALU)**
  - 32-bit Accumulator (ACC)
  - 32-Bit Accumulator Buffer (ACCB)
- **16-Bit Parallel Logic Unit (PLU)**
- **16 × 16-Bit Multiplier, 32-Bit Product**
- **11 Context-Switch Registers**
- **Two Buffers for Circular Addressing**
- **Full-Duplex Synchronous Serial Port**
- **Time-Division Multiplexed Serial Port (TDM)**
- **Timer With Control and Counter Registers**
- **16 Software Programmable Wait-State Generators**
- **Divide-by-One Clock Option**
- **IEEE 1149.1<sup>†</sup> Boundary Scan Logic**
- **Operations Are Fully Static**
- **Enhanced Performance Implanted CMOS (EPIC™) Technology Fabricated by Texas Instruments**
- **Packaging**
  - 141-Pin Ceramic Grid Array (GFA Suffix)
  - 132-Lead Ceramic Quad Flat Package (HFG Suffix)
  - 132-Lead Plastic Quad Flat Package (PQ Suffix)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

<sup>†</sup> IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture  
EPIC is a trademark of Texas Instruments Incorporated.

# SMJ320C50/SMQ320C50 DIGITAL SIGNAL PROCESSOR

SGUS020B - JUNE 1996 - REVISED SEPTEMBER 2001

## description

The SMJ320C50 digital signal processor (DSP) is a high-performance, 16-bit, fixed-point processor manufactured in 0.72- $\mu$ m double-level metal CMOS technology. The SMJ320C50 is the first DSP from TI designed as a fully static device. Full-static CMOS design contributes to low power consumption while maintaining high performance, making it ideal for applications such as battery-operated communications systems, satellite systems, and advanced control algorithms.

A number of enhancements to the basic SMJ320C2x architecture give the C50 a minimum 2 $\times$  performance over the previous generation. A four-deep instruction pipeline, that incorporates delayed branching, delayed call to subroutine, and delayed return from subroutine, allows the C50 to perform instructions in fewer cycles. The addition of a parallel logic unit (PLU) gives the C50 a method for manipulating bits in data memory without using the accumulator and ALU. The C50 has additional shifting and scaling capability for proper alignment of multiplicands or storage of values to data memory.

The C50 achieves its low-power consumption through the IDLE2 instruction. IDLE2 removes the functional clock from the internal hardware of the C50, which puts it into a total-sleep mode that uses only 7  $\mu$ A. A low-logic level on an external interrupt with a duration of at least five clock cycles ends the IDLE2 mode.

The C50 is available with two clock speeds. The clock frequencies are 50 MHz, providing a 40-ns cycle time, and 66 MHz, providing a 30-ns cycle time. The available options are listed in Table 1.

**Table 1. Available Options**

| PART NUMBER                 | SPEED            | SUPPLY VOLTAGE TOLERANCE | PACKAGE                   |
|-----------------------------|------------------|--------------------------|---------------------------|
| SMJ320C50GFAM66             | 30-ns cycle time | $\pm 5\%$                | Pin grid array            |
| SMJ320C50HFGM66             | 30-ns cycle time | $\pm 5\%$                | Quad flat package         |
| SMJ320C50GFAM50             | 40 ns cycle time | $\pm 5\%$                | Pin grid array            |
| SMJ320C50HFGM50             | 40 ns cycle time | $\pm 5\%$                | Quad flat package         |
| SMQ320C50PQM66 <sup>†</sup> | 30 ns cycle time | $\pm 5\%$                | Plastic Quad flat package |

<sup>†</sup> When ordering, use DESC P/N 5962-9455804NZD

functional block diagram



# SMJ320C50/SMQ320C50 DIGITAL SIGNAL PROCESSOR

SGUS020B - JUNE 1996 - REVISED SEPTEMBER 2001

## terminal assignments

| NAME            | PQ PKG | HFG PKG | GFA PKG | NAME            | PQ PKG | HFG PKG | GFA PKG |
|-----------------|--------|---------|---------|-----------------|--------|---------|---------|
| NC <sup>†</sup> | 18     | 1       |         | A2              | 57     | 40      | W3      |
| NC <sup>†</sup> | 19     | 2       |         | A3              | 58     | 41      | U7      |
| VSS3            | 20     | 3       | D8      | A4              | 59     | 42      | V6      |
| VSS4            | 21     | 4       | D10     | A5              | 60     | 43      | W5      |
| NC <sup>†</sup> | 22     | 5       |         | A6              | 61     | 44      | U9      |
| D7              | 23     | 6       | E3      | A7              | 62     | 45      | V8      |
| D6              | 24     | 7       | D2      | A8              | 63     | 46      | W7      |
| D5              | 25     | 8       | C1      | A9              | 64     | 47      | W9      |
| D4              | 26     | 9       | G3      | VDD7            | 65     | 48      | E9      |
| D3              | 27     | 10      | F2      | VDD8            | 66     | 49      | E11     |
| D2              | 28     | 11      | E1      | TDI             | 67     | 50      | V10     |
| D1              | 29     | 12      | J3      | VSS9            | 68     | 51      | K4      |
| D0(LSB)         | 30     | 13      | H2      | VSS10           | 69     | 52      | M4      |
| TMS             | 31     | 14      | G1      | NC <sup>†</sup> | 70     | 53      |         |
| VDD3            | 32     | 15      | C3      | CLKMD1          | 71     | 54      | W11     |
| VDD4            | 33     | 16      | D4      | A10             | 72     | 55      | W13     |
| TCK             | 34     | 17      | J1      | A11             | 73     | 56      | V12     |
| VSS5            | 35     | 18      | D12     | A12             | 74     | 57      | U11     |
| VSS6            | 36     | 19      | F4      | A13             | 75     | 58      | W15     |
| NC <sup>†</sup> | 37     | 20      |         | A14             | 76     | 59      | V14     |
| INT1            | 38     | 21      | L1      | A15(MSB)        | 77     | 60      | U13     |
| INT2            | 39     | 22      | N1      | NC <sup>†</sup> | 78     | 61      |         |
| INT3            | 40     | 23      | M2      | NC <sup>†</sup> | 79     | 62      |         |
| INT4            | 41     | 24      | L3      | VDD9            | 80     | 63      | E13     |
| NMI             | 42     | 25      | R1      | VDD10           | 81     | 64      | G5      |
| DR              | 43     | 26      | P2      | RD              | 82     | 65      | V16     |
| TDR             | 44     | 27      | N3      | WE              | 83     | 66      | U15     |
| FSR             | 45     | 28      | T2      | NC <sup>†</sup> | 84     | 67      |         |
| CLKR            | 46     | 29      | R3      | NC <sup>†</sup> | 85     | 68      |         |
| VDD5            | 47     | 30      | E5      | VSS11           | 86     | 69      | P4      |
| VDD6            | 48     | 31      | E7      | VSS12           | 87     | 70      | T4      |
| NC <sup>†</sup> | 49     | 32      |         | NC <sup>†</sup> | 88     | 71      |         |
| NC <sup>†</sup> | 50     | 33      |         | DS              | 89     | 72      | R17     |
| NC <sup>†</sup> | 51     | 34      |         | TS              | 90     | 73      | T18     |
| NC <sup>†</sup> | 52     | 35      |         | PS              | 91     | 74      | U19     |
| VSS7            | 53     | 36      | H4      | R/W             | 92     | 75      | N17     |
| VSS8            | 54     | 37      | K2      | STRB            | 93     | 76      | P18     |
| A0              | 55     | 38      | U5      | BR              | 94     | 77      | R19     |
| A1              | 56     | 39      | V4      | CLKIN2          | 95     | 78      | L17     |

<sup>†</sup> NC = No internal connection

GFA Package additional connections:

V<sub>DD</sub>: R11, E15, G15, J15, L15, N15, R13, R15, T16, U17, V18, W17, W19

V<sub>SS</sub>: T14, U1, U3, V2, W1, C17, C19, D14, D16, D18, F16, H16, K16, M16, P16

**terminal assignments (continued)**

| NAME            | PQ PKG | HFG PKG | GFA PKG | NAME            | PQ PKG | HFG PKG | GFA PKG |
|-----------------|--------|---------|---------|-----------------|--------|---------|---------|
| X2/CLKIN        | 96     | 79      | M18     | TCLKX           | 123    | 106     | B16     |
| X1              | 97     | 80      | N19     | CLKX            | 124    | 107     | A17     |
| VDD11           | 98     | 81      | J5      | TFSR/TADD       | 125    | 108     | C13     |
| VDD12           | 99     | 82      | L5      | TCLKR           | 126    | 109     | B14     |
| TDO             | 100    | 83      | L19     | RS              | 127    | 110     | A15     |
| VSS13           | 101    | 84      | T6      | READY           | 128    | 111     | C11     |
| VSS14           | 102    | 85      | T8      | HOLD            | 129    | 112     | B12     |
| CLKMD2          | 103    | 86      | K18     | BI <sub>O</sub> | 130    | 113     | A13     |
| FSX             | 104    | 87      | J19     | VDD15           | 131    | 114     | R7      |
| TFSX/TFRM       | 105    | 88      | G19     | VDD16           | 132    | 115     | R9      |
| DX              | 106    | 89      | H18     | TAQ             | 1      | 116     | A11     |
| TDX             | 107    | 90      | J17     | TRST            | 2      | 117     | A9      |
| HOLDA           | 108    | 91      | E19     | VSS1            | 3      | 118     | B10     |
| XF              | 109    | 92      | F18     | VSS2            | 4      | 119     | D6      |
| CLKOUT1         | 110    | 93      | G17     | MP/MC           | 5      | 120     | A7      |
| NC <sup>†</sup> | 111    | 94      |         | D15(MSB)        | 6      | 121     | B8      |
| IACK            | 112    | 95      | E17     | D14             | 7      | 122     | C9      |
| VDD13           | 113    | 96      | N5      | D13             | 8      | 123     | A5      |
| VDD14           | 114    | 97      | R5      | D12             | 9      | 124     | B6      |
| NC <sup>†</sup> | 115    | 98      |         | D11             | 10     | 125     | C7      |
| NC <sup>†</sup> | 116    | 99      |         | D10             | 11     | 126     | A3      |
| NC <sup>†</sup> | 117    | 100     |         | D9              | 12     | 127     | B4      |
| EMU0            | 118    | 101     | B18     | D8              | 13     | 128     | C5      |
| EMU1/OFF        | 119    | 102     | A19     | VDD1            | 14     | 129     | A1      |
| VSS15           | 120    | 103     | T10     | VDD2            | 15     | 130     | B2      |
| VSS16           | 121    | 104     | T12     | NC <sup>†</sup> | 16     | 131     |         |
| TOUT            | 122    | 105     | C15     | NC <sup>†</sup> | 17     | 132     |         |

<sup>†</sup> NC = No internal connection

GFA Package additional connections:

V<sub>DD</sub>: R11, E15, G15, J15, L15, N15, R13, R15, T16, U17, V18, W17, W19

V<sub>SS</sub>: T14, U1, U3, V2, W1, C17, C19, D14, D16, D18, F16, H16, K16, M16, P16

# SMJ320C50/SMQ320C50 DIGITAL SIGNAL PROCESSOR

SGUS020B - JUNE 1996 - REVISED SEPTEMBER 2001

## Terminal Functions

| TERMINAL<br>NAME                                                                                               | TYPE <sup>†</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------------------------------------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>ADDRESS AND DATA BUSES</b>                                                                                  |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| A15 (MSB)<br>A14<br>A13<br>A12<br>A11<br>A10<br>A9<br>A8<br>A7<br>A6<br>A5<br>A4<br>A3<br>A2<br>A1<br>A0 (LSB) | I/O/Z             | Parallel address bus. Multiplexed to address external data, program memory, or I/O. A0-A15 are in the high-impedance state in hold mode and when $\overline{OFF}$ is active (low). These signals are used as inputs for external DMA access of the on-chip single-access RAM. They become inputs while $\overline{HOLDA}$ is active (low) if $\overline{BR}$ is driven low externally.                                                                                                                     |
| D15 (MSB)<br>D14<br>D13<br>D12<br>D11<br>D10<br>D9<br>D8<br>D7<br>D6<br>D5<br>D4<br>D3<br>D2<br>D1<br>D0 (LSB) | I/O/Z             | Parallel data bus. Multiplexed to transfer data between the core CPU and external data, program memory, or I/O devices. D0-D15 are in the high-impedance state when not outputting data, when $\overline{RS}$ or $\overline{HOLD}$ is asserted, or when $\overline{OFF}$ is active (low). These signals also are used in external DMA access of the on-chip single-access RAM.                                                                                                                             |
| <b>MEMORY CONTROL SIGNALS</b>                                                                                  |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| $\overline{DS}$<br>$\overline{PS}$<br>$\overline{TS}$                                                          | O/Z               | Data, program, and I/O space select signals. Always high unless asserted for communicating to a particular external space. $\overline{DS}$ , $\overline{PS}$ , and $\overline{TS}$ are in the high-impedance state in hold mode or when $\overline{OFF}$ is active (low).                                                                                                                                                                                                                                  |
| READY                                                                                                          | I                 | Data ready input. Indicates that an external device is prepared for the bus transaction to be completed. If the device is not ready (READY is low), the processor waits one cycle and checks READY again. READY also indicates a bus grant to an external device after a $\overline{BR}$ (bus request) signal.                                                                                                                                                                                             |
| $\overline{R/W}$                                                                                               | I/O/Z             | Read/write. $\overline{R/W}$ indicates transfer direction during communication to an external device and is normally in read mode (high) unless asserted for performing a write operation. $\overline{R/W}$ is in the high-impedance state in hold mode or when $\overline{OFF}$ is active (low). Used in external DMA access of the 9K RAM cell, this signal indicates the direction of the data bus for DMA reads (high) and writes (low) when $\overline{HOLDA}$ and $\overline{TAQ}$ are active (low). |
| $\overline{STRB}$                                                                                              | I/O/Z             | Strobe. Always high unless asserted to indicate an external bus cycle. $\overline{STRB}$ is in the high-impedance state in the hold mode or when $\overline{OFF}$ is active (low). Used in external DMA access of the on-chip single-access RAM and while $\overline{HOLDA}$ and $\overline{TAQ}$ are active (low), $\overline{STRB}$ is used to select the memory access.                                                                                                                                 |
| RD                                                                                                             | O/Z               | Read select. RD indicates an active external read cycle and can connect directly to the output enable ( $\overline{OE}$ ) of external devices. This signal is active on all external program, data, and I/O reads. RD is in the high-impedance state in hold mode or when $\overline{OFF}$ is active (low).                                                                                                                                                                                                |

<sup>†</sup> I = Input, O = Output, Z = High-Impedance

NOTE: All input pins that are unused should be connected to  $V_{DD}$  or an external pullup resistor. The  $\overline{BR}$  pin has an internal pullup for performing DMA to the on-chip RAM. For emulation, TRST has an internal pulldown, and TMS, TCK, and TDI have internal pullups. EMU0 and EMU1 require external pullups to support emulation.



POST OFFICE BOX 1443 • HOUSTON, TEXAS 77251-1443

Terminal Functions (Continued)

| TERMINAL<br>NAME                                       | TYPE <sup>†</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>MEMORY CONTROL SIGNALS (CONTINUED)</b>              |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| WE                                                     | O/Z               | Write enable. The falling edge indicates that the device is driving the external data bus (D15-D0). Data can be latched by an external device on the rising edge of WE. This signal is active on all external program, data, and I/O writes. WE is in the high-impedance state in hold mode or when OFF is active (low).                                                                                                                                                                      |
| <b>MULTIPROCESSING SIGNALS</b>                         |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| HOLD                                                   | I                 | Hold. HOLD is asserted to request control of the address, data, and control lines. When acknowledged by the C50, these lines go to the high-impedance state.                                                                                                                                                                                                                                                                                                                                  |
| HOLDA                                                  | O/Z               | Hold acknowledge. HOLDA indicates to the external circuitry that the processor is in a hold state and that the address, data, and memory control lines are in the high-impedance state so that they are available to the external circuitry for access to local memory. This signal also goes to the high-impedance state when OFF is active (low).                                                                                                                                           |
| BR                                                     | I/O/Z             | Bus request. BR is asserted during access of external global data memory space. READY is asserted when the global data memory is available for the bus transaction. BR can be used to extend the data memory address space by up to 32K words. BR goes to the high-impedance state when OFF is active low. BR is used in external DMA access of the on-chip single-access RAM. While HOLDA is active (low), BR is externally driven (low) to request access to the on-chip single-access RAM. |
| IAQ                                                    | O/Z               | Instruction acquisition. Asserted (active) when there is an instruction address on the address bus; goes into the high-impedance state when OFF is active (low). IAQ is also used in external DMA access of the on-chip single-access RAM. While HOLDA is active (low), IAQ acknowledges the BR request for access of the on-chip single-access RAM and stops indicating instruction acquisition.                                                                                             |
| BIO                                                    | I                 | Branch control. BIO samples as the BIO condition and, if it is low, causes the device to execute the conditional instruction. BIO must be active during the fetch of the conditional instruction.                                                                                                                                                                                                                                                                                             |
| XF                                                     | O/Z               | External flag (latched software-programmable signal). Set high or low by a specific instruction or by loading status register 1 (ST1). Used for signaling other processors in multiprocessor configurations or as a general-purpose output. XF goes to the high-impedance state when OFF is active (low) and is set high at reset.                                                                                                                                                            |
| IACK                                                   | O/Z               | Interrupt acknowledge. Indicates receipt of an interrupt and that the program counter is fetching the interrupt vector location designated by A15-A0. IACK goes to the high-impedance state when OFF is active (low).                                                                                                                                                                                                                                                                         |
| <b>INITIALIZATION, INTERRUPT, AND RESET OPERATIONS</b> |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| INT4<br>INT3<br>INT2<br>INT1                           | I                 | External interrupts. INT1-INT4 are prioritized and maskable by the interrupt mask register (IMR) and interrupt mode bit (INTM, bit 9 of status register 0). These signals can be polled and reset by using the interrupt flag register.                                                                                                                                                                                                                                                       |
| NMI                                                    | I                 | Nonmaskable interrupt. NMI is the external interrupt that cannot be masked via INTM or IMR. When NMI is activated, the processor traps to the appropriate vector location.                                                                                                                                                                                                                                                                                                                    |
| RS                                                     | I                 | Reset. RS causes the device to terminate execution and forces the program counter to zero. When RS is brought to a high level, execution begins at location zero of program memory.                                                                                                                                                                                                                                                                                                           |
| MP/MC                                                  | I                 | Microprocessor/microcomputer select. If active (low) at reset (microcomputer mode), the signal causes the internal program ROM to be mapped into program memory space. In the microprocessor mode, all program memory is mapped externally. This signal is sampled only during reset, and the mode that is set at reset can be overridden via the software control bit MP/MC in the PMST register.                                                                                            |
| <b>OSCILLATOR/TIMER SIGNALS</b>                        |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| CLKOUT1                                                | O/Z               | Master clock (or CLKIN2 frequency). CLKOUT1 cycles at the machine-cycle rate of the CPU. The internal machine cycle is bounded by the rising edges of this signal. This signal goes to the high-impedance state when OFF is active (low).                                                                                                                                                                                                                                                     |

<sup>†</sup> I = Input, O = Output, Z = High-Impedance

# SMJ320C50/SMQ320C50 DIGITAL SIGNAL PROCESSOR

SGUS020B - JUNE 1996 - REVISED SEPTEMBER 2001

## Terminal Functions (Continued)

| TERMINAL<br>NAME                                     | TYPE <sup>†</sup> | DESCRIPTION                                                                                                                                                                                                          |
|------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>OSCILLATOR/TIMER SIGNALS (CONTINUED)</b>          |                   |                                                                                                                                                                                                                      |
| CLKMD1<br>CLKMD2                                     | I                 | CLKMD1 CLKMD2 Clock mode<br>0 0 External clock with divide-by-two option. Input clock is provided to X2/CLKIN1. Internal oscillator and PLL are disabled.                                                            |
|                                                      |                   | 0 1 Reserved for test purposes                                                                                                                                                                                       |
|                                                      |                   | 1 0 External divide-by-one option. Input clock is provided to CLKIN2. Internal oscillator is disabled and internal PLL is enabled.                                                                                   |
|                                                      |                   | 1 1 Internal or external divide-by-two option. Input clock is provided to X2/CLKIN1. Internal oscillator is enabled and internal PLL is disabled.                                                                    |
| X2/CLKIN                                             | I                 | Input to the internal oscillator from the crystal. If the internal oscillator is not being used, a clock can be input to the device on X2/CLKIN. The internal machine cycle is half this clock rate.                 |
| X1                                                   | O                 | Output from the internal oscillator for the crystal. If the internal oscillator is not used, X1 must be left unconnected. This signal does not go to the high-impedance state when $\overline{OFF}$ is active (low). |
| CLKIN2                                               | I                 | Divide-by-one input clock for driving the internal machine rate.                                                                                                                                                     |
| TOUT                                                 | O                 | Timer output. TOUT signals a pulse when the on-chip timer counts down past zero. The pulse is a CLKOUT1 cycle wide.                                                                                                  |
| <b>SUPPLY PINS</b>                                   |                   |                                                                                                                                                                                                                      |
| $V_{DD1}$<br>$V_{DD2}$<br>$V_{DD3}$<br>$V_{DD4}$     | I                 | Power supply for data bus                                                                                                                                                                                            |
| $V_{DD5}$<br>$V_{DD6}$                               | I                 | Power supply for address bus                                                                                                                                                                                         |
| $V_{DD7}$<br>$V_{DD8}$                               | I                 | Power supply for inputs and internal logic                                                                                                                                                                           |
| $V_{DD9}$<br>$V_{DD10}$                              | I                 | Power supply for address bus                                                                                                                                                                                         |
| $V_{DD11}$<br>$V_{DD12}$                             | I                 | Power supply for memory control signals                                                                                                                                                                              |
| $V_{DD13}$<br>$V_{DD14}$                             | I                 | Power supply for inputs and internal logic                                                                                                                                                                           |
| $V_{DD15}$<br>$V_{DD16}$                             | I                 | Power supply for memory control signals                                                                                                                                                                              |
| $V_{SS1}$<br>$V_{SS2}$                               | I                 | Ground for memory control signals                                                                                                                                                                                    |
| $V_{SS3}$<br>$V_{SS4}$<br>$V_{SS5}$<br>$V_{SS6}$     | I                 | Ground for data bus                                                                                                                                                                                                  |
| $V_{SS7}$<br>$V_{SS8}$<br>$V_{SS9}$<br>$V_{SS10}$    | I                 | Ground for address bus                                                                                                                                                                                               |
| $V_{SS11}$<br>$V_{SS12}$                             | I                 | Ground for memory control signals                                                                                                                                                                                    |
| $V_{SS13}$<br>$V_{SS14}$<br>$V_{SS15}$<br>$V_{SS16}$ | I                 | Ground for inputs and internal logic                                                                                                                                                                                 |

<sup>†</sup> I = Input, O = Output, Z = High-Impedance



POST OFFICE BOX 1443 • HOUSTON, TEXAS 77251-1443

Terminal Functions (Continued)

| TERMINAL<br>NAME           | TYPE <sup>†</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>SERIAL PORT SIGNALS</b> |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| CLKR<br>TCLKR              | I                 | Receive clock. External clock signal for clocking data from DR (data receive) or TDR (TDM data receive) into the RSR (serial port receive shift register). Must be present during serial port transfers. If the serial port is not being used, these signals can be sampled as an input via the IN0 bit of the serial port control (SPC) or TDR serial port control (TSPC) registers.                                                                                                                                                                                                                                                                                                                          |
| CLKX<br>TCLKX              | I/O/Z             | Transmit clock. Clock signal for clocking data from the DR or TDR to the DX (data transmit) or TDX (TDM data transmit pins). CLKX can be an input if the MCM bit in the serial port control register is set to 0. It can also be driven by the device at 1/4 the CLKOUT1 frequency when the MCM bit is set to 1. If the serial port is not being used, this pin can be sampled as an input via the IN1 bit of the SPC or TSPC register. This signal goes into the high-impedance state when $\overline{OFF}$ is active (low).                                                                                                                                                                                  |
| DR<br>TDR                  | I                 | Serial data receive. Serial data is received in the RSR (serial port receive shift register) via DR or TDR.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| DX<br>TDX                  | O/Z               | Serial port transmit. Serial data transmitted from XSR (serial port transmit shift register) via DX or TDX. This signal is in the high-impedance state when not transmitting and when $\overline{OFF}$ is active (low).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| FSR<br>TFSR/TADD           | I<br>I/O/Z        | Frame synchronization pulse for receive. The falling edge of FSR or TFSR initiates the data receive process, which begins the clocking of the RSR. TFSR becomes an input/output (TADD) pin when the serial port is operating in the TDM mode (TDM bit = 1). In TDM mode, this pin is used to input/output the address of the port. This signal goes into the high-impedance state when $\overline{OFF}$ is active (low).                                                                                                                                                                                                                                                                                       |
| FSX<br>TFSX/TFRM           | I/O/Z             | Frame synchronization pulse for transmit. The falling edge of FSX/TFSX initiates the data transmit process, which begins the clocking of the XSR. Following reset, the default operating condition of FSX/TFSX is an input. This pin may be selected by software to be an output when the TXM bit in the serial control register is set to 1. This signal goes to the high-impedance state when $\overline{OFF}$ is active (low). When operating in TDM mode (TDM bit = 1), TFSX becomes TFRM, the TDM frame-synchronization pulse.                                                                                                                                                                            |
| <b>TEST SIGNALS</b>        |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| TCK                        | I                 | Boundary scan test clock. This is normally a free-running clock with a 50% duty cycle. The changes of TAP (test access port) input signals (TMS and TDI) are clocked into the TAP controller, instruction register, or selected test data register on the rising edge of TCK. Changes at the TAP output signal (TDO) occur on the falling edge of TCK.                                                                                                                                                                                                                                                                                                                                                         |
| TDI                        | I                 | Boundary scan test data input. TDI is clocked into the selected register (instruction or data) on a rising edge of TCK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| TDO                        | O/Z               | Boundary scan test data output. The contents of the selected register (instruction or data) is shifted out of TDO on the falling edge of TCK. TDO is in the high-impedance state except when scanning of data is in progress. This signal also goes to the high-impedance state when $\overline{OFF}$ is active (low).                                                                                                                                                                                                                                                                                                                                                                                         |
| TMS                        | I                 | Boundary scan test mode select. This serial control input is clocked into the test access port (TAP) controller on the rising edge of TCK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| TRST                       | I                 | Boundary scan test reset. Asserting this signal gives the JTAG scan system control of the operations of the device. If this signal is not connected or is driven low, the device operates in its functional mode and the boundary scan signals are ignored.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| EMU0                       | I/O/Z             | Emulator 0. When TRST is driven low, EMU0 must be high for activation of the $\overline{OFF}$ condition (see EMU1/ $\overline{OFF}$ ). When TRST is driven high, EMU0 is used as an interrupt to or from the emulator system and is defined as input/output put via boundary scan.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| EMU1/ $\overline{OFF}$     | I/O/Z             | Emulator 1/ $\overline{OFF}$ . When TRST is driven high, EMU1/ $\overline{OFF}$ is used as an interrupt to or from the emulator system and is defined as input/output via boundary scan. When TRST is driven low, EMU1/ $\overline{OFF}$ is configured as $\overline{OFF}$ . When the $\overline{OFF}$ signal is active (low), all output drivers are in the high-impedance state. $\overline{OFF}$ is used exclusively for testing and emulation purposes (not for multiprocessing applications). For the $\overline{OFF}$ condition, the following conditions apply: <ul style="list-style-type: none"> <li>• TRST = Low</li> <li>• EMU0 = High</li> <li>• EMU1/<math>\overline{OFF}</math> = Low</li> </ul> |
| RESERVED <sup>‡</sup>      | N/C               | Reserved. This pin must be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

<sup>†</sup> I = Input, O = Output, Z = High-Impedance

<sup>‡</sup> Quad flat pack only

# SMJ320C50/SMQ320C50 DIGITAL SIGNAL PROCESSOR

SGUS020B - JUNE 1996 - REVISED SEPTEMBER 2001

## absolute maximum ratings over operating case temperature range (unless otherwise noted)<sup>†</sup>

|                                                   |                 |
|---------------------------------------------------|-----------------|
| Supply voltage range, $V_{DD}$ (see Note 1) ..... | - 0.3 V to 7 V  |
| Input voltage range .....                         | - 0.3 V to 7 V  |
| Output voltage range .....                        | - 0.3 V to 7 V  |
| Operating case temperature range, $T_C$ .....     | - 55°C to 125°C |
| Storage temperature range, $T_{stg}$ .....        | - 65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltage values are with respect to  $V_{SS}$ .

## recommended operating conditions

|          |                                         | MIN   | NOM | MAX                | UNIT    |
|----------|-----------------------------------------|-------|-----|--------------------|---------|
| $V_{DD}$ | Supply voltage                          | 4.75  | 5   | 5.25               | V       |
| $V_{SS}$ | Supply voltage                          |       | 0   |                    | V       |
| $V_{IH}$ | CLKIN, CLKIN2                           | 3.0   |     | $V_{DD} + 0.3$     | V       |
|          | CLKX, CLKR, TCLKX, TCLKR                | 2.5   |     | $V_{DD} + 0.3$     | V       |
|          | All others                              | 2.2   |     | $V_{DD} + 0.3$     | V       |
| $V_{IL}$ | Low-level input voltage                 | - 0.3 |     | 0.6                | V       |
| $I_{OH}$ | High-level output current               |       |     | - 300 <sup>‡</sup> | $\mu$ A |
| $I_{OL}$ | Low-level output current                |       |     | 2                  | mA      |
| $T_C$    | Operating case temperature (see Note 2) | - 55  |     | 125                | °C      |

<sup>‡</sup> This  $I_{OH}$  can be exceeded when using a 1-K $\Omega$  pulldown resistor on the TDM serial port TADD output; however, this output still meets  $V_{OH}$  specifications under these conditions.

NOTE 2:  $T_C$  MAX at maximum rated operating conditions at any point on case.  $T_C$  MIN at initial (time zero) power up.

## electrical characteristics over recommended ranges of supply voltage and operating case temperature (unless otherwise noted)

| PARAMETER | TEST CONDITIONS <sup>§</sup>                            | MIN                                                                                              | TYP <sup>¶</sup> | MAX | UNIT    |         |
|-----------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------|-----|---------|---------|
| $V_{OH}$  | High-level output voltage <sup>#</sup>                  | $I_{OH} = \text{MAX}$                                                                            | 2.4              | 3   | V       |         |
| $V_{OL}$  | Low-level output voltage <sup>¶</sup>                   | $I_{OL} = \text{MAX}$                                                                            |                  | 0.3 | 0.6     | V       |
| $I_{OZ}$  | High-impedance output current ( $V_{DD} = \text{MAX}$ ) | BR (with internal pullup)                                                                        | - 500            |     | 30      | $\mu$ A |
|           | All others                                              |                                                                                                  | - 30             |     | 30      |         |
| $I_I$     | TRST (with internal pulldown)                           | - 30                                                                                             |                  | 800 | $\mu$ A |         |
|           | TMS, TCK, TDI (with internal pullups)                   | - 500                                                                                            |                  | 30  |         |         |
|           | X2/CLKIN                                                | - 50                                                                                             |                  | 50  |         |         |
|           | All other inputs                                        | - 30                                                                                             |                  | 30  |         |         |
| $I_{DDC}$ | Supply current, core CPU                                | Operating, $T_A = 25^\circ\text{C}$ , $V_{DD} = 5.25 \text{ V}$ , $f_x = 50 \text{ MHz}$         |                  | 60  | 225     | mA      |
| $I_{DDP}$ | Supply current, pins                                    | Operating, $T_A = 25^\circ\text{C}$ , $V_{DD} = 5.25 \text{ V}$ , $f_x = 50 \text{ MHz}$         |                  | 40  | 225     | mA      |
| $I_{DD}$  | Supply current, standby                                 | IDLE instruction, $T_C = 125^\circ\text{C}$ , $V_{DD} = 5.25 \text{ V}$ , $f_x = 50 \text{ MHz}$ |                  | 30  | mA      |         |
|           |                                                         | IDLE2 instruction, Clocks shut off, $T_C = 125^\circ\text{C}$ , $V_{DD} = 5.25 \text{ V}$        |                  | 7   | $\mu$ A |         |
| $C_i$     | Input capacitance                                       |                                                                                                  |                  | 15  | 40      | pF      |
| $C_o$     | Output capacitance                                      |                                                                                                  |                  | 15  | 40      | pF      |

<sup>§</sup> For conditions shown as MIN/MAX, use the appropriate value specified under recommended operating conditions.

<sup>¶</sup> All typical or nominal values are at  $V_{DD} = 5 \text{ V}$ ,  $T_A$  (ambient air temperature) =  $25^\circ\text{C}$ .

<sup>#</sup> All input and output voltage levels are TTL-compatible. Figure 1 shows the test load circuit; Figure 2 and Figure 3 show the voltage reference levels.

<sup>||</sup> These values are not specified pending detailed characterization.

## PARAMETER MEASUREMENT INFORMATION



Where:  $I_{OL}$  = 2.0 mA (all outputs)  
 $I_{OH}$  = 300  $\mu$ A (all outputs)  
 $V_{LOAD}$  = 1.5 V  
 $C_T$  = 80 pF typical load circuit capacitance

**Figure 1. Test Load Circuit**

## signal transition levels

Transistor-to-transistor logic (TTL) output levels are driven to a minimum logic-high level of 2.4 V and to a maximum logic-low level of 0.6 V. Figure 2 shows the TTL-level outputs.



**Figure 2. TTL-Level Outputs**

TTL-output transition times are specified as follows:

- For a *high-to-low transition*, the level at which the output is said to be no longer high is 2 V, and the level at which the output is said to be low is 1 V.
- For a *low-to-high transition*, the level at which the output is said to be no longer low is 1 V, and the level at which the output is said to be high is 2 V.

Figure 3 shows the TTL-level inputs.



**Figure 3. TTL-Level Inputs**

TTL-compatible input transition times are specified as follows:

- For a *high-to-low transition* on an input signal, the level at which the input is said to be no longer high is 2 V, and the level at which the input is said to be low is 0.8 V.
- For a low to high transition on an input signal, the level at which the input is said to be no longer low is 0.8 V, and the level at which the input is said to be high is 2 V.

# SMJ320C50/SMQ320C50 DIGITAL SIGNAL PROCESSOR

SGUS020B - JUNE 1996 - REVISED SEPTEMBER 2001

## CLOCK CHARACTERISTICS AND TIMING

The C50 can use either its internal oscillator or an external frequency source for a clock. The clock mode is determined by the CLKMD1 and CLKMD2 pins. Table 2 outlines the selection of the clock mode by these pins.

**Table 2. Clock Mode Selection**

| CLKMD1 | CLKMD2 | CLOCK SOURCE                                                                                  |
|--------|--------|-----------------------------------------------------------------------------------------------|
| 1      | 0      | External divide-by-one clock option                                                           |
| 0      | 1      | Reserved for test purposes                                                                    |
| 1      | 1      | External divide-by-two option or internal divide-by-two clock option with an external crystal |
| 0      | 0      | External divide-by-two option with the internal oscillator disabled                           |

### internal divide-by-two clock option with external crystal

The internal oscillator is enabled by connecting a crystal across X1 and X2/CLKIN. The frequency of CLKOUT1 is one-half the crystal's oscillating frequency. The crystal should be in either fundamental or overtone operation and parallel resonant, with an effective series resistance of  $30\ \Omega$  and a power dissipation of 1 mW; it should be specified at a load capacitance of 20 pF. Overtone crystals require an additional tuned LC circuit. Figure 4 shows an external crystal (fundamental frequency) connected to the on-chip oscillator.

### recommended operating conditions for internal divide-by-two clock option

|        |                       | '320C50-50     |     |                | '320C50-66 |     |     | UNIT |
|--------|-----------------------|----------------|-----|----------------|------------|-----|-----|------|
|        |                       | MIN            | NOM | MAX            | MIN        | NOM | MAX |      |
| $f_x$  | Input clock frequency | 0 <sup>†</sup> | 50  | 0 <sup>†</sup> | 66         | 66  | MHz |      |
| C1, C2 | Load capacitance      |                | 10  |                | 10         | 10  |     | pF   |

<sup>†</sup> This device uses a fully static design and, therefore, can operate with  $t_{c(Cl)}$  approaching  $\infty$ . The device is characterized at frequencies approaching 0 Hz but is tested at a minimum of 3.3 MHz to meet device test time requirements.



**Figure 4. Internal Clock Option**

### external divide-by-two clock option

An external frequency source can be used by injecting the frequency directly into X2/CLKIN with X1 left unconnected, CLKMD1 set high, and CLKMD2 set high. The external frequency is divided by two to generate the internal machine cycle. The external frequency injected must conform to specifications listed in the timing requirements table.

### switching characteristics over recommended operating conditions [ $H = 0.5 t_{c(CO)}$ ]

| PARAMETER          | '320C50-50                                    |       |              | '320C50-66 |       |              | UNIT  |    |
|--------------------|-----------------------------------------------|-------|--------------|------------|-------|--------------|-------|----|
|                    | MIN                                           | TYP   | MAX          | MIN        | TYP   | MAX          |       |    |
| $t_{c(CO)}$        | Cycle time, CLKOUT1                           | 40    | $2t_{c(Cl)}$ | †          | 30    | $2t_{c(Cl)}$ | †     | ns |
| $t_{d(ClH-COH/L)}$ | Delay time, X2/CLKIN high to CLKOUT1 high/low | 3     | 11           | 20         | 3     | 11           | 20    | ns |
| $t_{f(CO)}$        | Fall time, CLKOUT1                            |       | 5            |            | 5     |              | ns    |    |
| $t_{r(CO)}$        | Rise time, CLKOUT1                            |       | 5            |            | 5     |              | ns    |    |
| $t_{w(COL)}$       | Pulse duration, CLKOUT1 low                   | H - 3 | H            | H + 2      | H - 3 | H            | H + 2 | ns |
| $t_{w(COH)}$       | Pulse duration, CLKOUT1 high                  | H - 3 | H            | H + 2      | H - 3 | H            | H + 2 | ns |

† This device uses a fully static design and, therefore, can operate with  $t_{c(Cl)}$  approaching  $\infty$ . The device is characterized at frequencies approaching 0 Hz, but is tested at a minimum of 6.7 MHz to meet device test time requirements.

### timing requirements

|              | '320C50-50                    |     | '320C50-66 |     | UNIT |    |
|--------------|-------------------------------|-----|------------|-----|------|----|
|              | MIN                           | MAX | MIN        | MAX |      |    |
| $t_{c(Cl)}$  | Cycle time, X2/CLKIN          | 20  | †          | 15  | †    | ns |
| $t_{f(Cl)}$  | Fall time, X2/CLKIN           |     | 5*         |     | 5*   | ns |
| $t_{r(Cl)}$  | Rise time, X2/CLKIN           |     | 5*         |     | 5*   | ns |
| $t_{w(CIL)}$ | Pulse duration, X2/CLKIN low  | 8   | †          | 7   | †    | ns |
| $t_{w(ClH)}$ | Pulse duration, X2/CLKIN high | 8   | †          | 7   | †    | ns |

† This device uses a fully static design and, therefore, can operate with  $t_{c(Cl)}$  approaching  $\infty$ . The device is characterized at frequencies approaching 0 Hz, but is tested at a minimum of 6.7 MHz to meet device test time requirements.

\* This parameter is not production tested.



Figure 5. External Divide-by-Two Clock Timing

# SMJ320C50/SMQ320C50 DIGITAL SIGNAL PROCESSOR

SGUS020B - JUNE 1996 - REVISED SEPTEMBER 2001

## external divide-by-one clock option

An external frequency source can be used by injecting the frequency directly into CLKIN2 with X1 left unconnected and X2 connected to  $V_{DD}$ . This external frequency is divided by one to generate the internal machine cycle. The divide-by-one option is used when CLKMD1 is strapped high and CLKMD2 is strapped low. The external frequency injected must conform to specifications listed in the timing requirements table (see Figure 6 for more details).

## switching characteristics over recommended operating conditions [ $H = 0.5 t_c(CO)$ ]

| PARAMETER      | '320C50-50 |           |                 | '320C50-66 |           |                 | UNIT |
|----------------|------------|-----------|-----------------|------------|-----------|-----------------|------|
|                | MIN        | TYP       | MAX             | MIN        | TYP       | MAX             |      |
| $t_c(CO)$      | 40         | $t_c(CI)$ | 75*             | 30         | $t_c(CI)$ | 75*             | ns   |
| $t_d(C2H-COH)$ | 2          | 9         | 16              | 2          | 9         | 16              | ns   |
| $t_f(CO)$      |            | 5         |                 |            | 5         |                 | ns   |
| $t_r(CO)$      |            | 5         |                 |            | 5         |                 | ns   |
| $t_w(COL)$     | $H - 3^*$  | $H$       | $H + 2^*$       | $H - 3^*$  | $H$       | $H + 2^*$       | ns   |
| $t_w(COH)$     | $H - 3^*$  | $H$       | $H + 2^*$       | $H - 3^*$  | $H$       | $H + 2^*$       | ns   |
| $t_d(TP)$      |            |           | $1000t_c(C2)^*$ |            |           | $1000t_c(C2)^*$ | ns   |

\* This parameter is not production tested.

## timing requirements over recommended ranges of supply voltage and operating case temperature

|            | '320C50-50 |                | '320C50-66 |                | UNIT |
|------------|------------|----------------|------------|----------------|------|
|            | MIN        | MAX            | MIN        | MAX            |      |
| $t_c(C2)$  | 40         | $75^{\dagger}$ | 30         | $75^{\dagger}$ | ns   |
| $t_f(C2)$  |            | 5*             |            | 5*             | ns   |
| $t_r(C2)$  |            | 5*             |            | 5*             | ns   |
| $t_w(C2L)$ | 11         | $t_c(C2)-11$   | 9          | $t_c(C2)-9$    | ns   |
| $t_w(C2H)$ | 11         | $t_c(C2)-11$   | 9          | $t_c(C2)-9$    | ns   |

\* This parameter is not production tested.

<sup>†</sup> Clocks can be stopped only while the device executes IDLE2 when using the external divide-by-one clock option. Note that tp (the transitory phase) occurs when restarting clock from IDLE2 in this mode.



Figure 6. External Divide-by-One Clock Timing

## MEMORY AND PARALLEL I/O INTERFACE READ

Memory and parallel I/O interface read timings are illustrated in Figure 7.

### switching characteristics over recommended operating conditions [ $H = 0.5t_{c(CO)}$ ]

| PARAMETER                                                             | MIN                | MAX | UNIT |
|-----------------------------------------------------------------------|--------------------|-----|------|
| $t_{su}(AV-RDL)$ Setup time, address valid before $\overline{RD}$ low | H-10 <sup>†‡</sup> |     | ns   |
| $t_h(RDH-AV)$ Hold time, address valid after $\overline{RD}$ high     | 0 <sup>†‡</sup>    |     | ns   |
| $t_w(RDL)$ Pulse duration, $\overline{RD}$ low                        | H-2 <sup>§*</sup>  |     | ns   |
| $t_w(RDH)$ Pulse duration, $\overline{RD}$ high                       | H-2 <sup>§*</sup>  |     | ns   |
| $t_d(RDH-WEL)$ Delay time, $RD$ high to $WE$ low                      | 2H-5               |     | ns   |

<sup>†</sup> A15-A0,  $\overline{PS}$ ,  $\overline{DS}$ ,  $\overline{TS}$ ,  $R/W$ , and  $BR$  timings are all included in timings referenced as address.

<sup>‡</sup> See Figure 8 for address-bus timing variation with load capacitance.

<sup>§</sup>  $STRB$  and  $RD$  timing is -3/+5 ns from CLKOUT1 timing on read cycles, following the first cycle after reset, which is always a seven wait-state cycle.

<sup>\*</sup> This parameter is not production tested.

### timing requirements

| PARAMETER                                                                | MIN                | MAX  | UNIT |
|--------------------------------------------------------------------------|--------------------|------|------|
| $t_a(RDAV)$ Access time, read data valid from address valid              | 2H-15 <sup>‡</sup> |      | ns   |
| $t_a(RDL-RD)$ Access time, read data valid after $\overline{RD}$ low     |                    | H-10 | ns   |
| $t_{su}(RD-RDH)$ Setup time, read data valid before $\overline{RD}$ high | 10                 |      | ns   |
| $t_h(RDH-RD)$ Hold time, read data valid after $\overline{RD}$ high      | 0                  |      | ns   |

<sup>‡</sup> See Figure 8 for address-bus timing variation with load capacitance.

# SMJ320C50/SMQ320C50 DIGITAL SIGNAL PROCESSOR

SGUS020B - JUNE 1996 - REVISED SEPTEMBER 2001

## MEMORY AND PARALLEL I/O INTERFACE WRITE

Memory and parallel I/O interface read timings are illustrated in Figure 7.

### switching characteristics over recommended operating conditions [ $H = 0.5t_c(CO)$ ]

| PARAMETER                                                                  | MIN                        | MAX             | UNIT |
|----------------------------------------------------------------------------|----------------------------|-----------------|------|
| $t_{su}(AV-WEL)$ Setup time, address valid before $\overline{WE}$ low      | $H - 5^{\dagger\ddagger}$  |                 | ns   |
| $t_h(WEH-AV)$ Hold time, address valid after $\overline{WE}$ high          | $H - 10^{\dagger\ddagger}$ |                 | ns   |
| $t_w(WEL)$ Pulse duration, $\overline{WE}$ low                             | $2H - 4^{\$*}$             | $2H + 2^{\$*}$  | ns   |
| $t_w(WEH)$ Pulse duration, $\overline{WE}$ high                            | $2H - 2^{\$}$              |                 | ns   |
| $t_d(WEH-RDL)$ Delay time, $WE$ high to $RD$ low                           | $3H - 10$                  |                 | ns   |
| $t_{su}(WDV-WEH)$ Setup time, write data valid before $\overline{WE}$ high | $2H - 20^{\$*}$            | $2H + 10^{\$*}$ | ns   |
| $t_h(WEH-WDV)$ Hold time, write data valid after $\overline{WE}$ high      | $H - 5^{\$*}$              | $H + 10^{\$*}$  | ns   |
| $t_{en}(WE-BUD)$ Enable time, $\overline{WE}$ to data bus driven           | $-5^*$                     |                 | ns   |

<sup>†</sup> A15-A0,  $\overline{PS}$ ,  $\overline{DS}$ ,  $\overline{IS}$ ,  $R/W$ , and  $\overline{RD}$  timings are all included in timings referenced as address.

<sup>‡</sup> See Figure 8 for address bus timing variation with load capacitance.

<sup>§</sup> STRB and  $\overline{WE}$  edges are 0-4 ns from CLKOUT1 edges on writes. Rising and falling edges of these signals track each other; tolerance of resulting pulse durations is  $\pm 2$  ns, not  $\pm 4$  ns.

<sup>¶</sup> This value holds true for zero or one wait state only.

<sup>\*</sup> This parameter is not production tested.



NOTE A: All timings are for 0 wait states. However, external writes always require two cycles to prevent external bus conflicts. The above diagram illustrates a one-cycle read and a two-cycle write and is not drawn to scale. All external writes immediately preceded by an external read or immediately followed by an external read require three machine cycles.

Figure 7. Memory and Parallel I/O Interface Read and Write Timing

**MEMORY AND PARALLEL I/O INTERFACE WRITE (CONTINUED)**



**Figure 8. Address Bus Timing Variation With Load Capacitance**

## READY TIMING FOR EXTERNALLY GENERATED WAIT STATES

### timing requirements

|                  |                                        | MIN    | MAX | UNIT |
|------------------|----------------------------------------|--------|-----|------|
| $t_{su}(RY-COH)$ | Setup time, READY before CLKOUT1 rises | 10     |     | ns   |
| $t_h(CO-RYH)$    | Hold time, READY after CLKOUT1 rises   | 0      |     | ns   |
| $t_{su}(RY-RDL)$ | Setup time, READY before RD falls      | 10     |     | ns   |
| $t_h(RDL-RY)$    | Hold time, READY after RD falls        | 0      |     | ns   |
| $t_v(WEL-RY)$    | Valid time, READY after WE falls       | H - 15 |     | ns   |
| $t_h(WEL-RY)$    | Hold time, READY after WE falls        | H + 5  |     | ns   |



Figure 9. Ready Timing for Externally Generated Wait States During an External Read Cycle



Figure 10. Ready Timing for Externally Generated Wait States During an External Write Cycle

# SMJ320C50/SMQ320C50 DIGITAL SIGNAL PROCESSOR

SGUS020B - JUNE 1996 - REVISED SEPTEMBER 2001

## RESET, INTERRUPT, AND **BIO**

### timing requirements

|                             |                                                                                                 | MIN                 | MAX | UNIT |
|-----------------------------|-------------------------------------------------------------------------------------------------|---------------------|-----|------|
| $t_{su}(\text{IN-COL})$     | Setup time, $\text{INT1}-\text{INT4}$ , $\text{NMI}$ , before $\text{CLKOUT1}$ low <sup>†</sup> | 15                  |     | ns   |
| $t_h(\text{COL-IN})$        | Hold time, $\text{INT1}-\text{INT4}$ , $\text{NMI}$ , after $\text{CLKOUT1}$ low <sup>†</sup>   | 0                   |     | ns   |
| $t_w(\text{INL})\text{SYN}$ | Pulse duration, $\text{INT1}-\text{INT4}$ , $\text{NMI}$ low, synchronous                       | 4H+15 <sup>‡</sup>  |     | ns   |
| $t_w(\text{INH})\text{SYN}$ | Pulse duration, $\text{INT1}-\text{INT4}$ , $\text{NMI}$ high, synchronous                      | 2H+15 <sup>‡*</sup> |     | ns   |
| $t_w(\text{INL})\text{ASY}$ | Pulse duration, $\text{INT1}-\text{INT4}$ , $\text{NMI}$ low, asynchronous                      | 6H+15 <sup>‡*</sup> |     | ns   |
| $t_w(\text{INH})\text{ASY}$ | Pulse duration, $\text{INT1}-\text{INT4}$ , $\text{NMI}$ high, asynchronous                     | 4H+15 <sup>‡*</sup> |     | ns   |
| $t_{su}(\text{RS-X2L})$     | Setup time, $\text{RS}$ before $\text{X2}/\text{CLKIN}$ low                                     | 10                  |     | ns   |
| $t_w(\text{RSL})$           | Pulse duration, $\text{RS}$ low                                                                 | 12H                 |     | ns   |
| $t_d(\text{RSH})$           | Delay time, $\text{RS}$ high to reset vector fetch                                              | 34H                 |     | ns   |
| $t_w(\text{BIL})\text{SYN}$ | Pulse duration, $\text{BIO}$ low, synchronous                                                   | 15                  |     | ns   |
| $t_w(\text{BIL})\text{ASY}$ | Pulse duration, $\text{BIO}$ low, asynchronous                                                  | H+15 <sup>*</sup>   |     | ns   |
| $t_{su}(\text{BI-COL})$     | Setup time, $\text{BIO}$ before $\text{CLKOUT1}$ low                                            | 15                  |     | ns   |
| $t_h(\text{COL-BI})$        | Hold time, $\text{BIO}$ after $\text{CLKOUT1}$ low                                              | 0                   |     | ns   |

<sup>†</sup> These parameters must be met to use the synchronous timings. Both reset and the interrupts can operate asynchronously. The pulse durations require an extra half-cycle to assure internal synchronization.

<sup>‡</sup> If in IDLE2, add 4H to these timings.

\*This parameter is not production tested.



Figure 11. Reset, Interrupt, and **BIO** Timings

**INSTRUCTION ACQUISITION (IAQ), INTERRUPT ACKNOWLEDGE (IACK),  
EXTERNAL FLAG (XF), AND TOUT**

switching characteristics over recommended operating conditions [H = 0.5t<sub>c</sub>(CO)]

| PARAMETER                |                                                        | MIN               | MAX | UNIT |
|--------------------------|--------------------------------------------------------|-------------------|-----|------|
| t <sub>su</sub> (AV-IQL) | Setup time, address valid before IAQ low <sup>†</sup>  | H-12 <sup>‡</sup> |     | ns   |
| t <sub>h</sub> (IQL-AV)  | Hold time, address valid after IAQ low                 | H-10 <sup>‡</sup> |     | ns   |
| t <sub>w</sub> (IQL)     | Pulse duration, IAQ low                                | H-10 <sup>‡</sup> |     | ns   |
| t <sub>d</sub> (CO-TU)   | Delay time, CLKOUT1 falling to TOUT                    | -6                | 6   | ns   |
| t <sub>su</sub> (AV-IKL) | Setup time, address valid before IACK low <sup>§</sup> | H-12 <sup>‡</sup> |     | ns   |
| t <sub>h</sub> (IKH-AV)  | Hold time, address valid after IACK high <sup>§</sup>  | H-10 <sup>‡</sup> |     | ns   |
| t <sub>w</sub> (IKL)     | Pulse duration, IACK low                               | H-10 <sup>‡</sup> |     | ns   |
| t <sub>w</sub> (TUH)     | Pulse duration, TOUT high                              | 2H-12             |     | ns   |
| t <sub>d</sub> (CO-XFV)  | Delay time, XF valid after CLKOUT1                     | 0                 | 12  | ns   |

<sup>†</sup> IAQ goes low during an instruction acquisition. It goes low only on the first cycle of the read when wait states are used. The falling edge should be used to latch the valid address. The AVIS bit in the PMST register must be set to zero for the address to be valid when the instruction being addressed resides in on-chip memory.

<sup>‡</sup> Valid only if the external address reflects the current instruction activity (that is, code is executing on chip with no external bus cycles and AVIS is on, or code is executing off-chip)

<sup>§</sup> IACK goes low during the fetch of the first word of the interrupt vector. It goes low only on the first cycle of the read when wait states are used. Address pins A1 - A4 can be decoded at the falling edge to identify the interrupt being acknowledged. The AVIS bit in the PMST register must be set to zero for the address to be valid when the vectors reside in on-chip memory.



NOTE: IAQ and IACK are not affected by wait states.

Figure 12. IAQ, IACK, and XF Timings Example With Two External Wait States

# SMJ320C50/SMQ320C50 DIGITAL SIGNAL PROCESSOR

SGUS020B - JUNE 1996 - REVISED SEPTEMBER 2001

## EXTERNAL DMA TIMING

**switching characteristics over recommended operating conditions [ $H = 0.5t_{c(CO)}$ ] (see Note 3)**

| PARAMETER                                                                                         | MIN                | MAX    | UNIT |
|---------------------------------------------------------------------------------------------------|--------------------|--------|------|
| $t_d(HOL-HAL)$ Delay time, $\overline{HOLD}$ low to $\overline{HOLDA}$ low                        | 4H                 | †      | ns   |
| $t_d(HOH-HAH)$ Delay time, $\overline{HOLD}$ high before $\overline{HOLDA}$ high                  | 2H                 |        | ns   |
| $t_{dis}(AZ-HAL)$ Disable time, address in the high-impedance state before $\overline{HOLDA}$ low | $H-15^{\ddagger}$  |        | ns   |
| $t_{en}(HAH-Ad)$ Enable time, $\overline{HOLDA}$ high to address driven                           | $H-5^*$            |        | ns   |
| $t_d(XBL-IQL)$ Delay time, $\overline{XBR}$ low to $\overline{IAQ}$ low                           | 4H*                | 6H*    | ns   |
| $t_d(XBH-IQH)$ Delay time, $XBR$ high to $\overline{IAQ}$ high                                    | 2H*                | 4H*    | ns   |
| $t_d(XSL-RDV)$ Delay time, read data valid after $\overline{XSTRB}$ low                           |                    | 40     | ns   |
| $t_h(XSH-RD)$ Hold time, read data after $\overline{XSTRB}$ high                                  | 0                  |        | ns   |
| $t_{en}(IQL-RDd)$ Enable time, $\overline{IAQ}$ low to read data driven                           | $0^{\ast\ddagger}$ | $2H^*$ | ns   |
| $t_{dis}(W)$ Disable time, $XR/\overline{W}$ low to data in the high-impedance state              | $0^*$              | $15^*$ | ns   |
| $t_{dis}(I-D)$ Disable time, $\overline{IAQ}$ high to data in the high-impedance state            |                    | $H^*$  | ns   |
| $t_{en}(D-XRH)$ Enable time, data from $XR/\overline{W}$ going high                               |                    | $4^*$  | ns   |

†  $\overline{HOLD}$  is not acknowledged until current external access request is complete.

‡ This parameter includes all memory control lines.

§ This parameter refers to the delay between the time the condition ( $\overline{IAQ} = 0$  and  $XR/\overline{W} = 1$ ) is satisfied and the time that the SMJ320C50x data lines become valid.

\* This parameter is not production tested.

NOTE 3: X preceding a name refers to the external drive of the signal.

## timing requirements

|                                                                                   | MIN           | MAX | UNIT |
|-----------------------------------------------------------------------------------|---------------|-----|------|
| $t_d(HAL-XBL)$ Delay time, $\overline{HOLDA}$ low to $\overline{XBR}$ low         | $0^{\dagger}$ |     | ns   |
| $t_d(IQL-XSL)$ Delay time, $\overline{IAQ}$ low to $\overline{XSTRB}$ low         | $0^{\dagger}$ |     | ns   |
| $t_{su}(AV-XSL)$ Setup time, Xaddress valid before $\overline{XSTRB}$ low         | 15            |     | ns   |
| $t_{su}(DV-XSL)$ Setup time, Xdata valid before $\overline{XSTRB}$ low            | 15            |     | ns   |
| $t_h(XSL-D)$ Hold time, Xdata hold after $\overline{XSTRB}$ low                   | 15            |     | ns   |
| $t_h(XSL-WA)$ Hold time, write Xaddress hold after $\overline{XSTRB}$ low         | 15            |     | ns   |
| $t_w(XSL)$ Pulse duration, $\overline{XSTRB}$ low                                 | 45            |     | ns   |
| $t_w(XSH)$ Pulse duration, $\overline{XSTRB}$ high                                | 45            |     | ns   |
| $t_{su}(RW-XSL)$ Setup time, $R/\overline{W}$ valid before $\overline{XSTRB}$ low | 20            |     | ns   |
| $t_h(XSH-RA)$ Hold time, read Xaddress after $\overline{XSTRB}$ high              | 0             |     | ns   |

†  $\overline{XBR}$ ,  $XR/\overline{W}$ , and  $\overline{XSTRB}$  lines should be pulled up with a 10-k $\Omega$  resistor to assure that they are in an inactive (high) state during the transition period between the SMJ320C50x driving them and the external circuit driving them.

NOTE 3. X preceding a name refers to the external drive of the signal.

EXTERNAL DMA TIMING (CONTINUED)



<sup>†</sup> A15-A0, PS, DS, TS, R/W, and BR timings are all included in timings referenced as address bus/control signals.

Figure 13. External DMA Timing

# SMJ320C50/SMQ320C50 DIGITAL SIGNAL PROCESSOR

SGUS020B - JUNE 1996 - REVISED SEPTEMBER 2001

## SERIAL-PORT RECEIVE

### timing requirements

|                 |                                            | MIN  | MAX | UNIT |
|-----------------|--------------------------------------------|------|-----|------|
| $t_c(SCK)$      | Cycle time, serial-port clock              | 5.2H | †   | ns   |
| $t_f(SCK)$      | Fall time, serial-port clock               |      | 8*  | ns   |
| $t_r(SCK)$      | Rise time, serial-port clock               |      | 8*  | ns   |
| $t_w(SCK)$      | Pulse duration, serial-port clock low/high | 2.1H |     | ns   |
| $t_{su}(FS-CK)$ | Setup time, FSR before CLKR falling edge   | 10   |     | ns   |
| $t_{h(CK-FS)}$  | Hold time, FSR after CLKR falling edge     | 10   |     | ns   |
| $t_{su}(DR-CK)$ | Setup time, DR before CLKR falling edge    | 10   |     | ns   |
| $t_{h(CK-DR)}$  | Hold time, DR after CLKR falling edge      | 10   |     | ns   |

† The serial-port design is fully static and, therefore, can operate with  $t_c(SCK)$  approaching  $\infty$ . It is characterized approaching an input frequency of 0 Hz but tested at a much higher frequency to minimize test time.

\* This parameter is not production tested.



NOTE A: Depending on whether information is sent in an 8-bit or 16-bit packet.

Figure 14. Serial-Port Receive Timing

## SERIAL-PORT TRANSMIT, EXTERNAL CLOCKS AND EXTERNAL FRAMES

### switching characteristics over recommended operating conditions (see Note 4)

| PARAMETER                                                              | MIN | MAX | UNIT |
|------------------------------------------------------------------------|-----|-----|------|
| $t_d(\text{CXH-DXV})$ Delay time, DX valid after CLKX high             |     | 25  | ns   |
| $t_{\text{dis}}(\text{CXH-DX})$ Disable time, DX valid after CLKX high |     | 40* | ns   |
| $t_h(\text{CXH-DXV})$ Hold time, DX valid after CLKX high              | -5  |     | ns   |

\* This parameter is not production tested.

### timing requirements

| PARAMETER                                                    | MIN  | MAX   | UNIT |
|--------------------------------------------------------------|------|-------|------|
| $t_c(\text{SCK})$ Cycle time, serial-port clock              | 5.2H | †     | ns   |
| $t_{\text{f}}(\text{SCK})$ Fall time, serial-port clock      |      | 8*    | ns   |
| $t_r(\text{SCK})$ Rise time, serial-port clock               |      | 8*    | ns   |
| $t_w(\text{SCK})$ Pulse duration, serial-port clock low/high | 2.1H |       | ns   |
| $t_d(\text{CXH-FXH})$ Delay time, FSX after CLKX high edge   |      | 2H-8  | ns   |
| $t_h(\text{CXL-FXL})$ Hold time, FSX after CLKX falling edge | 10   |       | ns   |
| $t_h(\text{CXH-FXL})$ Hold time, FSX after CLKX high edge    |      | 2H-8* | ns   |

† The serial-port design is fully static and therefore can operate with  $t_c(\text{SCK})$  approaching  $\infty$ . It is characterized approaching an input frequency of 0 Hz but tested at a much higher frequency to minimize test time.

‡ If the FSX pulse does not meet this specification, the first bit of serial data is driven on the DX pin until the falling edge of FSX. After the falling edge of FSX, data is shifted out on the DX pin. The transmit-buffer-empty interrupt is generated when the  $t_{\text{h}}(\text{FS})$  and  $t_{\text{h}}(\text{FS})\text{H}$  specification is met.

NOTE 4: Internal clock with external FSX and vice versa are also allowable. However, FSX timings to CLKX are always defined depending on the source of FSX, and CLKX timings are always dependent upon the source of CLKX. Specifically, the relationship of FSX to CLKX is independent of the source of CLKX.

\* This parameter is not production tested.



NOTE A: Depending on whether information is sent in an 8-bit or 16-bit packet

Figure 15. Serial-Port Transmit Timing of External Clocks and External Frames

# SMJ320C50/SMQ320C50 DIGITAL SIGNAL PROCESSOR

SGUS020B - JUNE 1996 - REVISED SEPTEMBER 2001

## SERIAL-PORT TRANSMIT, INTERNAL CLOCKS AND INTERNAL FRAMES

switching characteristics over recommended operating conditions [ $H = 0.5t_c(CO)$ ] (see Note 4)

| PARAMETER        | MIN     | TYP | MAX | UNIT |
|------------------|---------|-----|-----|------|
| $t_d(CX-FX)$     |         |     | 25  | ns   |
| $t_d(CX-DX)$     |         |     | 25  | ns   |
| $t_{dis}(CX-DX)$ |         |     | 40* | ns   |
| $t_c(SCK)$       |         | 8H  |     | ns   |
| $t_f(SCK)$       |         | 5   |     | ns   |
| $t_r(SCK)$       |         | 5   |     | ns   |
| $t_w(SCK)$       | 4H - 20 |     |     | ns   |
| $t_h(CXH-DXV)$   | - 6     |     |     | ns   |

\* This parameter is not production tested.

NOTE 4: Internal clock with external FSX and vice versa are also allowable. However, FSX timings to CLKX are always defined depending on the source of FSX, and CLKX timings are always dependent upon the source of CLKX. Specifically, the relationship of FSX to CLKX is independent of the source of CLKX.



NOTE A: Depending on whether information is sent in an 8-bit or 16-bit packet

Figure 16. Serial-Port Transmit Timing of Internal Clocks and Internal Frames

## SERIAL-PORT RECEIVE TIMING IN TDM MODE

### timing requirements

|                  |                                                       | MIN  | MAX | UNIT |
|------------------|-------------------------------------------------------|------|-----|------|
| $t_c(SCK)$       | Cycle time, serial-port clock                         | 5.2H | †   | ns   |
| $t_f(SCK)$       | Fall time, serial-port clock                          |      | 8*  | ns   |
| $t_r(SCK)$       | Rise time, serial-port clock                          |      | 8*  | ns   |
| $t_w(SCK)$       | Pulse duration, serial-port clock low/high            | 2.1H |     | ns   |
| $t_{su}(TD-TCH)$ | Setup time, TDAT/TADD before TCLK rising              | 30   |     | ns   |
| $t_h(TCH-TD)$    | Hold time, TDAT/TADD after TCLK rising                | -3   |     | ns   |
| $t_{su}(TA-TCH)$ | Setup time, TDAT/TADD before TCLK rising <sup>‡</sup> | 20   |     | ns   |
| $t_h(TCH-TA)$    | Hold time, TDAT/TADD after TCLK rising <sup>‡</sup>   | -3   |     | ns   |
| $t_{su}(TF-TCH)$ | Setup time, TFRM before TCLK rising edge <sup>§</sup> | 10   |     | ns   |
| $t_h(TCH-TF)$    | Hold time, TFRM after TCLK rising edge <sup>§</sup>   | 10   |     | ns   |

<sup>†</sup> The serial-port design is fully static and therefore can operate with  $t_c(SCK)$  approaching  $\infty$ . It is characterized approaching an input frequency of 0 Hz but tested at a much higher frequency to minimize test time.

<sup>‡</sup> These parameters apply only to the first bits in the serial bit string.

<sup>§</sup> TFRM timing and waveforms shown in Figure 17 are for external TFRM. TFRM also can be configured as internal. The TFRM internal case is illustrated in the transmit timing diagram in Figure 18.

\* This parameter is not production tested.



Figure 17. Serial-Port Receive Timing in TDM Mode

# SMJ320C50/SMQ320C50 DIGITAL SIGNAL PROCESSOR

SGUS020B - JUNE 1996 - REVISED SEPTEMBER 2001

## SERIAL-PORT TRANSMIT TIMING IN TDM MODE

switching characteristics over recommended operating conditions [ $H = 0.5t_c(CO)$ ]

| PARAMETER      |                                                       | MIN | MAX     | UNIT |
|----------------|-------------------------------------------------------|-----|---------|------|
| $t_h(TCH-TDV)$ | Hold time, TDAT/TADD valid after TCLK rising          | 0   |         | ns   |
| $t_d(TCH-TFV)$ | Delay time, TFRM valid after TCLK rising <sup>†</sup> | H   | $3H+10$ | ns   |
| $t_d(TC-TDV)$  | Delay time, TCLK to valid TDAT/TADD                   |     | 20      | ns   |

<sup>†</sup> TFRM timing and waveforms shown in Figure 18 are for internal TFRM. TFRM can also be configured as external, and the TFRM external case is illustrated in the receive timing diagram in Figure 17.

## timing requirements

|            |                                            | MIN  | TYP             | MAX             | UNIT |
|------------|--------------------------------------------|------|-----------------|-----------------|------|
| $t_c(SCK)$ | Cycle time, serial-port clock              | 5.2H | $8H^{\ddagger}$ | $8H^{\ddagger}$ | ns   |
| $t_f(SCK)$ | Fall time, serial-port clock               |      |                 | $8^*$           | ns   |
| $t_r(SCK)$ | Rise time, serial-port clock               |      |                 | $8^*$           | ns   |
| $t_w(SCK)$ | Pulse duration, serial-port clock low/high | 2.1H |                 |                 | ns   |

<sup>‡</sup> When SCK is generated internally.

<sup>§</sup> The serial-port design is fully static and therefore can operate with  $t_c(SCK)$  approaching  $\infty$ . It is characterized approaching an input frequency of 0 Hz but tested at a much higher frequency to minimize test time.

<sup>\*</sup> This parameter is not production tested.



Figure 18. Serial-Port Transmit Timing in TDM Mode

MECHANICAL DATA

HFG (S-CQFP-F132)

CERAMIC QUAD FLATPACK WITH TIE-BAR



NOTES: B. All linear dimensions are in inches (millimeters)..  
C. This drawing is subject to change without notice.  
D. Ceramic quad flatpack with flat leads brazed to non-conductive tie bar carrier.  
E. This package can be hermetically sealed with a metal lid.  
F. The terminals will be gold plated.

# SMJ320C50/SMQ320C50 DIGITAL SIGNAL PROCESSOR

SGUS020B - JUNE 1996 - REVISED SEPTEMBER 2001

## MECHANICAL DATA

GFA (S-CPGA-P141)

CERAMIC PIN GRID ARRAY PACKAGE



4040133/D 04/96

NOTES: A. All linear dimensions are in inches (millimeters).  
 B. This drawing is subject to change without notice.  
 C. Falls within JEDEC MO-128

## MECHANICAL DATA

**PQ (S-PQFP-G\*\*\*)**

## PLASTIC QUAD FLATPACK

## 100 LEAD SHOWN



4040045/C 11/95

NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.  
C. Falls within JEDEC MO-069



**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins   | Package qty   Carrier  | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6)                    |
|-----------------------|---------------|----------------------|------------------|------------------------|-------------|--------------------------------------|-----------------------------------|--------------|----------------------------------------|
| 5962-9455803QXA       | NRND          | Production           | CPGA (GFA)   141 | 21   JEDEC TRAY (5+1)  | No          | Call TI                              | N/A for Pkg Type                  | -55 to 125   | 5962-9455803QX<br>A<br>SMJ320C50GFAM50 |
| 5962-9455803QYA       | NRND          | Production           | CFP (HFG)   132  | 10   JEDEC TRAY (5+1)  | No          | Call TI                              | N/A for Pkg Type                  | -55 to 125   | 5962-9455803QY<br>A<br>SMJ320C50HFGM50 |
| 5962-9455804NZB       | NRND          | Production           | BQFP (PQ)   132  | 55   JEDEC TRAY (10+1) | Yes         | NIPDAU                               | Level-4-260C-72 HR                | -55 to 125   | 5962-9455804NZ<br>B<br>SMQ320C50PQM66  |
| 5962-9455804QXA       | NRND          | Production           | CPGA (GFA)   141 | 1   JEDEC TRAY (5+1)   | -           | Call TI                              | Call TI                           | -55 to 125   |                                        |
| 5962-9455804QYA       | NRND          | Production           | CFP (HFG)   132  | 10   JEDEC TRAY (5+1)  | -           | Call TI                              | Call TI                           | -55 to 125   |                                        |
| SMJ320C50GFAM50       | NRND          | Production           | CPGA (GFA)   141 | 21   JEDEC TRAY (5+1)  | No          | Call TI                              | N/A for Pkg Type                  | -55 to 125   | 5962-9455803QX<br>A<br>SMJ320C50GFAM50 |
| SMJ320C50GFAM66       | NRND          | Production           | CPGA (GFA)   141 | 21   JEDEC TRAY (5+1)  | No          | Call TI                              | N/A for Pkg Type                  | -55 to 125   | 5962-9455804QX<br>A<br>SMJ320C50GFAM66 |
| SMJ320C50HFGM50       | NRND          | Production           | CFP (HFG)   132  | 10   JEDEC TRAY (5+1)  | No          | Call TI                              | N/A for Pkg Type                  | -55 to 125   | 5962-9455803QY<br>A<br>SMJ320C50HFGM50 |
| SMJ320C50HFGM66       | NRND          | Production           | CFP (HFG)   132  | 10   JEDEC TRAY (5+1)  | No          | Call TI                              | N/A for Pkg Type                  | -55 to 125   | 5962-9455804QY<br>A<br>SMJ320C50HFGM66 |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TRAY**


Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | Unit array matrix | Max temperature (°C) | L (mm) | W (mm) | KO (µm) | P1 (mm) | CL (mm) | CW (mm) |
|-----------------|--------------|--------------|------|-----|-------------------|----------------------|--------|--------|---------|---------|---------|---------|
| 5962-9455804NZB | PQ           | BQFP         | 132  | 55  | 4X9               | 180                  | 315    | 135.9  | 7620    | 33.37   | 23.98   | 20.93   |

## GFA (S-CPGA-P141)

## CERAMIC PIN GRID ARRAY



NOTES:

- All linear dimensions are in inches (millimeters).
- This drawing is subject to change without notice.
- Index mark can appear on top or bottom, depending on package vendor.
- Pins are located within 0.010 (0.25) diameter of true position relative to each other at maximum material condition and within 0.030 (0.76) diameter relative to the edge of the ceramic.
- This package can be hermetically sealed with metal lids or with ceramic lids using glass frit.
- The pins can be gold-plated or solder-dipped.
- Falls within JEDEC MO-128AB

4040133/E 11/01

HFG (S-CQFP-F132)

CERAMIC QUAD FLATPACK WITH NCTB



NOTES:

- All linear dimensions are in inches (millimeters).
- This drawing is subject to change without notice.
- Ceramic quad flatpack with flat leads brazed to non-conductive tie bar carrier.
- This package is hermetically sealed with a metal lid.
- The leads are gold plated and can be solderdipped.
- Leads not shown for clarity purposes.
- Falls within JEDEC MO-113AC

## PQ (S-PQFP-G\*\*\*)

## PLASTIC QUAD FLATPACK

100 LEAD SHOWN



4040045/C 11/95

NOTES: A. All linear dimensions are in inches (millimeters).  
 B. This drawing is subject to change without notice.  
 C. Falls within JEDEC MO-069

HFG (S-CQFP-F132)

CERAMIC QUAD FLATPACK WITH NCTB



NOTES:

- All linear dimensions are in inches (millimeters).
- This drawing is subject to change without notice.
- Ceramic quad flatpack with flat leads brazed to non-conductive tie bar carrier.
- This package is hermetically sealed with a metal lid.
- The leads are gold plated and can be solderdipped.
- Leads not shown for clarity purposes.

4040231-10/Q 09/12

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2026, Texas Instruments Incorporated

Last updated 10/2025