









SN74LV240A

## SCLS384K - SEPTEMBER 1997 - REVISED MAY 2024

# **SN74LV240A Octal Inverting Buffers/Drivers With 3-State Outputs**

#### 1 Features

- V<sub>CC</sub> operation of 2V to 5.5V
- Max t<sub>pd</sub> of 6.5ns at 5V
- Typical V<sub>OLP</sub> (output ground bounce) <0.8V at V<sub>CC</sub> = 3.3V, T<sub>A</sub> = 25°C
- Typical V<sub>OHV</sub> (output V<sub>OH</sub> undershoot) >2.3V at V<sub>CC</sub> = 3.3V, T<sub>A</sub> = 25°C
- Support mixed-mode voltage operation on all ports
- Latch-up performance exceeds 250mA per JESD 17
- I<sub>off</sub> supports live insertion, partial power-down mode, and back drive protection

# 2 Applications

- Handset: Smartphone
- Network Switch
- · Health and Fitness / Wearables

# 3 Description

These octal buffers/drivers with inverted outputs are designed for 2V to 5.5V  $V_{CC}$  operation.

The 'LV240A devices are designed specifically to improve both the performance and density of 3-state memory address drivers, clock drivers, and busoriented receivers and transmitters.

These devices are organized as two 4-bit buffers/line drivers with separate output-enable ( $\overline{OE}$ ) inputs. When  $\overline{OE}$  is low, the device passes inverted data from the A inputs to the Y outputs. When  $\overline{OE}$  is high, the outputs are in the high-impedance state.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2)  | BODY SIZE(3)     |
|-------------|------------------------|------------------|------------------|
|             | DGV (TVSOP, 20)        | 5 mm × 6.4 mm    | 5mm × 4.4mm      |
|             | DB (SSOP, 20)          | 7.2mm x 7.8mm    | 7.2mm x 5.30mm   |
| SN74LV240A  | DW (SOIC, 20)          | 12.80mm x 10.3mm | 12.80mm x 7.50mm |
|             | NS (SOP, 20)           | 12.6mm x 7.8mm   | 12.6mm x 5.3mm   |
|             | PW (TSSOP, 20)         | 6.50mm x 6.4mm   | 6.50mm x 4.40mm  |

- (1) For more information, see Section 11.
- (2) The package size (length × width) is a nominal value and includes pins, where applicable.
- (3) The body size (length × width) is a nominal value and does not include pins.





**Logic Diagram (Positive Logic)** 



# **Table of Contents**

| 1 Features1                                                    | 7.2 Functional Block Diagram                        | 11 |
|----------------------------------------------------------------|-----------------------------------------------------|----|
| 2 Applications1                                                | 7.3 Feature Description                             | 12 |
| 3 Description                                                  | 7.4 Device Functional Modes                         | 12 |
| 4 Pin Configuration and Functions4                             | 8 Application and Implementation                    | 13 |
| 5 Specifications5                                              | 8.1 Application Information                         | 13 |
| 5.1 Absolute Maximum Ratings5                                  | 8.2 Typical Application                             | 13 |
| 5.2 ESD Ratings5                                               | 8.3 Power Supply Recommendations                    | 14 |
| 5.3 Recommended Operating Conditions6                          | 8.4 Layout                                          | 14 |
| 5.4 Thermal Information6                                       | 9 Device and Documentation Support                  | 15 |
| 5.5 Electrical Characteristics7                                | 9.1 Documentation Support (Analog)                  | 15 |
| 5.6 Switching Characteristics, V <sub>CC</sub> = 2.5 V ±0.2 V7 | 9.2 Receiving Notification of Documentation Updates | 15 |
| 5.7 Switching Characteristics, V <sub>CC</sub> = 3.3 V ±0.3 V7 | 9.3 Support Resources                               | 15 |
| 5.8 Switching Characteristics, V <sub>CC</sub> = 5 V ±0.5 V8   | 9.4 Trademarks                                      | 15 |
| 5.9 Noise Characteristics8                                     | 9.5 Electrostatic Discharge Caution                 | 15 |
| 5.10 Operating Characteristics8                                | 9.6 Glossary                                        | 15 |
| 5.11 Typical Characteristics9                                  | 10 Revision History                                 | 15 |
| 6 Parameter Measurement Information10                          | 11 Mechanical, Packaging, and Orderable             |    |
| 7 Detailed Description11                                       | Information                                         | 16 |
| 7.1 Overview11                                                 |                                                     |    |



# **4 Pin Configuration and Functions**



Figure 4-1. SN74LV240A DB, DGV, DW, NS, or PW Package; 20-Pin SSOP, TVSOP, SOIC, SOP, or TSSOP (Top View)

**Table 4-1. Pin Functions** 

| 10E 1 1 2 2 2 1 1 1 1 1 1 2 2 2 1 1 1 1 1 |        | Output enable 1 1A1 input 2Y4 output 1A2 input 2Y3 output 1A3 input |
|-------------------------------------------|--------|---------------------------------------------------------------------|
| 2Y4 3<br>1A2 4<br>2Y3 5                   | <br>   | 2Y4 output 1A2 input 2Y3 output                                     |
| 1A2 4<br>2Y3 5                            | <br>   | 1A2 input<br>2Y3 output                                             |
| 2Y3 5                                     | I      | 2Y3 output                                                          |
|                                           | I      | -                                                                   |
|                                           | I<br>O | 1A3 input                                                           |
| 1A3 6                                     | 0      |                                                                     |
| 2Y2 7                                     | 9      | 2Y2 output                                                          |
| 1A4 8                                     | 1      | 1A4 input                                                           |
| 2Y1 9                                     | 0      | 2Y1 output                                                          |
| GND 10                                    | _      | Ground pin                                                          |
| 2A1 11                                    | 1      | 2A1 input                                                           |
| 1Y4 12                                    | 0      | 1Y4 output                                                          |
| 2A2 13                                    | I      | 2A2 input                                                           |
| 1Y3 14                                    | 0      | 1Y3 output                                                          |
| 2A3 15                                    | 1      | 2A3 input                                                           |
| 1Y2 16                                    | 0      | 1Y2 output                                                          |
| 2A4 17                                    | 1      | 2A4 input                                                           |
| 1Y1 18                                    | 0      | 1Y1 output                                                          |
| 2OE 19                                    | 1      | Output enable 2                                                     |
| VCC 20                                    | _      | Power pin                                                           |

Product Folder Links: SN74LV240A

(1) Signal Types: I = Input, O = Output, I/O = Input or Output



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted)(1)

|                  |                                                 |                                                  | MIN                   | MAX | UNIT |
|------------------|-------------------------------------------------|--------------------------------------------------|-----------------------|-----|------|
| V <sub>CC</sub>  | Supply voltage                                  |                                                  | -0.5                  | 7   | V    |
| VI               | Input voltage <sup>(2)</sup>                    |                                                  | -0.5                  | 7   | V    |
| Vo               | Voltage applied to any output in the h          | nigh-impedance or power-off state <sup>(2)</sup> | -0.5                  | 7   | V    |
| Vo               | Output voltage <sup>(2) (3)</sup>               | -0.5                                             | V <sub>CC</sub> + 0.5 | ٧   |      |
| I <sub>IK</sub>  | Input clamp current                             | V <sub>I</sub> < 0                               |                       | -20 | mA   |
| I <sub>OK</sub>  | Output clamp current                            | V <sub>O</sub> < 0                               |                       | -50 | mA   |
| Io               | Continuous output current                       | $V_O = 0$ to $V_{CC}$                            | -35                   | 35  | mA   |
|                  | Continuous current through V <sub>CC</sub> or G | ND                                               | -70                   | 70  | mA   |
| T <sub>stg</sub> | Storage temperature                             | -65                                              | 150                   | °C  |      |
| TJ               | Junction Temperature                            |                                                  |                       | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.
- (3) The value is limited to 5.5-V maximum.

# 5.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |
|                    | 2                       | Machine model (A115-A)                                                         | ±200  |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback



# **5.3 Recommended Operating Conditions**

over recommended operating free-air temperature range (unless otherwise noted)(1)

|                 |                                                                                                                                                                           |                                          | MIN                   | MAX                   | UNIT     |  |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------------|-----------------------|----------|--|
| V <sub>CC</sub> | Supply voltage                                                                                                                                                            |                                          | 2                     | 5.5                   | V        |  |
|                 |                                                                                                                                                                           | V <sub>CC</sub> = 2 V                    | 1.5                   |                       |          |  |
| \/              | High lovel input voltage                                                                                                                                                  | V <sub>CC</sub> = 2.3 to 2.7 V           | V <sub>CC</sub> × 0.7 |                       | V        |  |
| V <sub>IH</sub> | nigh-level input voltage                                                                                                                                                  | V <sub>CC</sub> = 3 to 3.6 V             | V <sub>CC</sub> × 0.7 |                       | V        |  |
|                 | H High-level input voltage  Low-level input voltage  Input voltage  Output voltage  High-level output current  Low-level output current  Input voltage                    | V <sub>CC</sub> = 4.5 to 5.5 V           | V <sub>CC</sub> × 0.7 |                       |          |  |
|                 |                                                                                                                                                                           | V <sub>CC</sub> = 2 V                    |                       | 0.5                   |          |  |
| V <sub>IL</sub> | Low level input voltage                                                                                                                                                   | V <sub>CC</sub> = 2.3 to 2.7 V           |                       | V <sub>CC</sub> × 0.3 | V        |  |
| V IL            | Low-level input voitage                                                                                                                                                   | V <sub>CC</sub> = 3 to 3.6 V             |                       | V <sub>CC</sub> × 0.3 | V        |  |
|                 |                                                                                                                                                                           | V <sub>CC</sub> = 4.5 to 5.5 V           |                       | V <sub>CC</sub> × 0.3 |          |  |
| VI              | Input voltage                                                                                                                                                             | ·                                        | 0                     | 5.5                   | V        |  |
| Vo              | Output voltage                                                                                                                                                            | High or low state                        | 0                     | V <sub>CC</sub>       | V        |  |
| <b>v</b> O      |                                                                                                                                                                           | 3-state                                  | 0                     | 5.5                   | <b>,</b> |  |
|                 |                                                                                                                                                                           | V <sub>CC</sub> = 2 V                    |                       | -50                   | μΑ       |  |
| 1               | High lovel output current                                                                                                                                                 | V <sub>CC</sub> = 2.3 to 2.7 V           |                       | -2                    | mA       |  |
| l <sub>OH</sub> | High-level input voltage  Low-level input voltage  Input voltage  Output voltage  High-level output current  Low-level output current  Input transition rise or fall rate | V <sub>CC</sub> = 3 to 3.6 V             |                       | -8                    |          |  |
|                 |                                                                                                                                                                           | $V_{CC} = 4.5 \text{ to } 5.5 \text{ V}$ |                       | -16                   |          |  |
|                 |                                                                                                                                                                           | V <sub>CC</sub> = 2 V                    |                       | 50                    | μA       |  |
| ı               | Low level output current                                                                                                                                                  | V <sub>CC</sub> = 2.3 to 2.7 V           |                       | 2                     |          |  |
| l <sub>OL</sub> | High-level output current                                                                                                                                                 | V <sub>CC</sub> = 3 to 3.6 V             |                       | 8                     | mA       |  |
|                 |                                                                                                                                                                           | V <sub>CC</sub> = 4.5 to 5.5 V           |                       | 16                    |          |  |
|                 |                                                                                                                                                                           | V <sub>CC</sub> = 2.3 to 2.7 V           |                       | 200                   |          |  |
| Δt/Δv           | Input transition rise or fall rate                                                                                                                                        | V <sub>CC</sub> = 3 to 3.6 V             |                       | 100                   | ns/V     |  |
|                 | v Input transition rise or fall rate                                                                                                                                      | V <sub>CC</sub> = 4.5 to 5.5 V           |                       | 20                    |          |  |
| T <sub>A</sub>  | Operating free-air temperature                                                                                                                                            |                                          | -40                   | 125                   | °C       |  |

All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.

## **5.4 Thermal Information**

|                       | THERMAL METRIC(1)                                     |         | DB<br>(SSOP) | DGV<br>(TVSOP) | NS (SOP) | PW<br>(TSSOP) | UNIT |
|-----------------------|-------------------------------------------------------|---------|--------------|----------------|----------|---------------|------|
|                       |                                                       | 20 PINS |              |                |          |               |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance <sup>(2)</sup> | 79.2    | 94.5         | 116.2          | 76.7     | 128.2         |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance             | 43.7    | 56.4         | 31.2           | 43.2     | 70.5          |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance                  | 47.0    | 49.7         | 57.7           | 44.2     | 79.3          | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter            | 18.6    | 18.5         | 0.9            | 16.8     | 23.4          | C/VV |
| ΨЈВ                   | Junction-to-board characterization parameter          | 46.5    | 49.3         | 57.0           | 43.8     | 78.9          |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance          | N/A     | N/A          | N/A            | N/A      | N/A           |      |

For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: SN74LV240A

The package thermal impedance is calculated in accordance with JESD 51-7.

#### 5.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                                             | TEST<br>CONDITIONS                                | V <sub>cc</sub> | MIN                   | TYP | MAX  | UNIT |
|------------------|-----------------------------------------------------------------------|---------------------------------------------------|-----------------|-----------------------|-----|------|------|
|                  |                                                                       | I <sub>OH</sub> = -50 μA                          | 2 to<br>5.5 V   | V <sub>CC</sub> – 0.1 |     |      |      |
| V <sub>OH</sub>  | High level output voltage                                             | I <sub>OH</sub> = -2 mA                           | 2.3 V           | 2                     |     |      | V    |
|                  |                                                                       | $I_{OH} = -8 \text{ mA}$                          | 3 V             | 2.48                  |     |      |      |
|                  |                                                                       |                                                   | 4.5 V           | 3.8                   | ·   |      |      |
|                  |                                                                       | I <sub>OL</sub> = 50 μA                           | 2 to<br>5.5 V   |                       |     | 0.1  |      |
| V <sub>OL</sub>  | Low level output voltage                                              | I <sub>OL</sub> = 2 mA                            | 2.3 V           |                       |     | 0.4  | V    |
|                  |                                                                       | I <sub>OL</sub> = 8 mA                            | 3 V             |                       |     | 0.44 |      |
|                  |                                                                       | I <sub>OL</sub> = 16 mA                           | 4.5 V           |                       |     | 0.55 |      |
| II               | Input leakage current                                                 | V <sub>I</sub> = 5.5 V or<br>GND                  | 0 to<br>5.5 V   |                       |     | ±1   | μΑ   |
| I <sub>OZ</sub>  | Off-State (High-Impedance State) Output Current (of a 3-State Output) | V <sub>O</sub> = V <sub>CC</sub> or<br>GND        | 5.5 V           |                       |     | ±5   | μΑ   |
| I <sub>CC</sub>  | Supply current                                                        | $V_I = V_{CC}$ or GND, $I_O = 0$                  | 5.5 V           |                       |     | 20   | μΑ   |
| I <sub>off</sub> | Input/Output Power-Off Leakage Current                                | $V_{I} \text{ or } V_{O} = 0 \text{ to}$<br>5.5 V | 0               |                       |     | 5    | μΑ   |
| C <sub>i</sub>   | Input Capacitance                                                     | V <sub>I</sub> = V <sub>CC</sub> or<br>GND        | 3.3 V           |                       | 2.3 |      | pF   |

# 5.6 Switching Characteristics, $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$

over recommended operating free-air temperature range (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

| PARAMETER          | FROM (INPUT) | M (INDIT) TO (OUTPUT) LOAD | LOAD                  | T <sub>A</sub> = 25°C |                    |                     | MIN MAX          | MAY               | UNIT |
|--------------------|--------------|----------------------------|-----------------------|-----------------------|--------------------|---------------------|------------------|-------------------|------|
| PARAMETER          | PROW (INPUT) | TO (OUTPUT)                | CAPACITANCE           | MIN                   | TYP                | MAX                 | IVIIIN           | IVIAA             | UNII |
| t <sub>pd</sub>    | A            |                            | Y                     |                       | 6.3 <sup>(1)</sup> | 11.6 <sup>(1)</sup> | 1 <sup>(2)</sup> | 14 <sup>(2)</sup> |      |
| t <sub>en</sub>    | ŌĒ           | Υ                          |                       |                       | 8.5 <sup>(1)</sup> | 14.6 <sup>(1)</sup> | 1 <sup>(2)</sup> | 17 <sup>(2)</sup> | ns   |
| t <sub>dis</sub>   | ŌĒ           |                            |                       |                       | 9.7 <sup>(1)</sup> | 14.1 <sup>(1)</sup> | 1 <sup>(2)</sup> | 16 <sup>(2)</sup> |      |
| t <sub>pd</sub>    | A            |                            |                       |                       | 8.2                | 14.4                | 1                | 17                |      |
| t <sub>en</sub>    | ŌĒ           | Υ                          | C = 50 pE             |                       | 10.3               | 17.8                | 1                | 21                | no   |
| t <sub>dis</sub>   | ŌĒ           |                            | $C_L = 50 \text{ pF}$ |                       | 14.2               | 19.2                | 1                | 21                | ns   |
| t <sub>sk(o)</sub> |              |                            |                       |                       |                    | 2                   |                  | 2 <sup>(3)</sup>  |      |

- (1) On products compliant to MIL-PRF-38535, this parameter is not production tested.
- (2) This note applies to SN54LV240A only: On products compliant to MIL-PRF-38535, this parameter is not production tested.
- (3) Value applies for SN74LV240A only

# 5.7 Switching Characteristics, $V_{CC}$ = 3.3 V ±0.3 V

over recommended operating free-air temperature range (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

| PARAMETER        | FROM (INPUT) | TO (OUTPUT) | LOAD                     |     | <sub>A</sub> = 25°C |                     | MIN              | MAY                 | UNIT |
|------------------|--------------|-------------|--------------------------|-----|---------------------|---------------------|------------------|---------------------|------|
| PARAMETER        | PROW (INPOT) | 10 (001701) | CAPACITANCE              | MIN | TYP                 | MAX                 | IVIIIN           | IVIAA               | UNII |
| t <sub>pd</sub>  | A            | Y           |                          |     | 4.6 <sup>(1)</sup>  | 7.5 <sup>(1)</sup>  | 1 <sup>(2)</sup> | 9(2)                |      |
| t <sub>en</sub>  | ŌĒ           |             | Y C <sub>L</sub> = 15 pF |     | 6.2 <sup>(1)</sup>  | 10.6 <sup>(1)</sup> | 1 <sup>(2)</sup> | 12.5 <sup>(2)</sup> | ns   |
| t <sub>dis</sub> | ŌĒ           |             |                          |     | 8.3 <sup>(1)</sup>  | 12.5 <sup>(1)</sup> | 1 <sup>(2)</sup> | 13.5 <sup>(2)</sup> |      |

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback



over recommended operating free-air temperature range (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

| PARAMETER          | FROM (INPUT) | TO (OUTPUT) | LOAD                   | T <sub>A</sub> = 25°C |      |      | MINI  | MAY                | LINUT |
|--------------------|--------------|-------------|------------------------|-----------------------|------|------|-------|--------------------|-------|
| PARAWETER          |              |             | CAPACITANCE            | MIN                   | TYP  | MAX  | MIN M | WAX                | UNIT  |
| t <sub>pd</sub>    | А            |             |                        |                       | 5.9  | 11   | 1     | 12.5               |       |
| t <sub>en</sub>    | ŌĒ           | Y           | 0 50 5                 |                       | 7.5  | 14.1 | 1     | 16                 |       |
| t <sub>dis</sub>   | ŌĒ           |             | C <sub>L</sub> = 50 pF |                       | 11.8 | 15   | 1     | 17                 | ns    |
| t <sub>sk(o)</sub> |              |             |                        |                       |      | 1.5  |       | 1.5 <sup>(3)</sup> |       |

- (1) On products compliant to MIL-PRF-38535, this parameter is not production tested.
- (2) This note applies to SN54LV240A only: On products compliant to MIL-PRF-38535, this parameter is not production tested.
- (3) Value applies for SN74LV240A only

# 5.8 Switching Characteristics, $V_{CC} = 5 V \pm 0.5 V$

over recommended operating free-air temperature range (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

| PARAMETER          | FROM (INPUT) | TO (OUTPUT) | LOAD                   |     | = 25°C             |                     | MIN              | MAX                 | LINIT |
|--------------------|--------------|-------------|------------------------|-----|--------------------|---------------------|------------------|---------------------|-------|
| PARAMETER          | PROW (INPUT) | 10 (001701) | CAPACITANCE            | MIN | TYP                | MAX                 | IVIIIN           | IVIAA               | UNIT  |
| t <sub>pd</sub>    | A            |             |                        |     | 3.4 <sup>(1)</sup> | 5.5 <sup>(1)</sup>  | 1 <sup>(2)</sup> | 6.5 <sup>(2)</sup>  |       |
| t <sub>en</sub>    | ŌĒ           | Υ           | C <sub>L</sub> = 15 pF |     | 4.6 <sup>(1)</sup> | 7.3 <sup>(1)</sup>  | 1 <sup>(2)</sup> | 8.5 <sup>(2)</sup>  | ns    |
| t <sub>dis</sub>   | ŌĒ           |             |                        |     | 7.4 <sup>(1)</sup> | 12.2 <sup>(1)</sup> | 1 <sup>(2)</sup> | 13.5 <sup>(2)</sup> |       |
| t <sub>pd</sub>    | А            |             |                        |     | 4.4                | 7.5                 | 1                | 8.5                 |       |
| t <sub>en</sub>    | ŌĒ           | Υ           | C = 50 pE              |     | 5.6                | 9.3                 | 1                | 10.5                |       |
| t <sub>dis</sub>   | ŌĒ           |             | $C_L = 50 \text{ pF}$  |     | 9.7                | 14.2                | 1                | 15.5                | ns    |
| t <sub>sk(o)</sub> |              |             |                        |     |                    | 1                   |                  | 1 <sup>(3)</sup>    |       |

- (1) On products compliant to MIL-PRF-38535, this parameter is not production tested.
- (2) This note applies to SN54LV240A only: On products compliant to MIL-PRF-38535, this parameter is not production tested.
- (3) This values applies for SN74LV240A only

#### **5.9 Noise Characteristics**

 $V_{CC} = 3.3 \text{ V}, C_{L} = 50 \text{ pF}, T_{A} = 25^{\circ}\text{C}^{(1)}$ 

|                    | PARAMETER                                     | MIN  | TYP   | MAX  | UNIT |
|--------------------|-----------------------------------------------|------|-------|------|------|
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> |      | 0.56  |      |      |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> |      | -0.49 |      |      |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> |      | 2.82  |      | V    |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              | 2.31 |       |      |      |
| V <sub>IL(D)</sub> | Low-level dynamic input voltage               |      |       | 0.99 |      |

(1) Characteristics are for surface-mount packages only.

## 5.10 Operating Characteristics

 $T_A = 25$ °C

| PARAMETER |                                               | TEST CONDITIONS                           | V <sub>CC</sub> | TYP  | UNIT |
|-----------|-----------------------------------------------|-------------------------------------------|-----------------|------|------|
| C         | C <sub>pd</sub> Power dissipation capacitance | $C_1 = 50 \text{ pF } f = 10 \text{ MHz}$ | 3.3 V           | "F   |      |
| Opd       |                                               | CL - 50 pr J - 10 MHZ                     | 5 V             | 16.4 | pF   |

Product Folder Links: SN74LV240A

# **5.11 Typical Characteristics**





#### **6 Parameter Measurement Information**



- C<sub>L</sub> includes probe and jig capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq 3$  ns.  $t_f \leq 3$  ns.
- D. The outputs are measured one at a time, with one input transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F. t<sub>PZI</sub> and tPZH are the same as t<sub>en</sub>.
- G.  $t_{PHL}$  and  $t_{PLH}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 6-1. Load Circuit and Voltage Waveforms

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

# 7 Detailed Description

#### 7.1 Overview

These octal buffers/drivers with inverted outputs are designed for 2 V to 5.5 V V<sub>CC</sub> operation.

The 'LV240A devices are designed specifically to improve both the performance and density of 3-state memory address drivers, clock drivers, and bus-oriented receivers and transmitters.

These devices are organized as two 4-bit buffers/line drivers with separate output-enable ( $\overline{OE}$ ) inputs. When  $\overline{OE}$  is low, the device passes inverted data from the A inputs to the Y outputs. When  $\overline{OE}$  is high, the outputs are in the high-impedance state.

# 7.2 Functional Block Diagram



Figure 7-1. Logic Diagram (Positive Logic)



# 7.3 Feature Description

- Wide operating voltage range operates from 2 V to 5.5 V operation
- Allow down voltage translation inputs accept voltages to 5.5 V
- $I_{off}$  feature allows voltages on the inputs and outputs when  $V_{CC}$  is 0 V

## 7.4 Device Functional Modes

Table 7-1. Function Table (Each Buffer)

| (======== |            |   |  |  |  |  |  |  |
|-----------|------------|---|--|--|--|--|--|--|
| INPU      | OUTPUT (2) |   |  |  |  |  |  |  |
| ŌĒ        | Α          | Y |  |  |  |  |  |  |
| L         | Н          | L |  |  |  |  |  |  |
| L         | L          | Н |  |  |  |  |  |  |
| Н         | Х          | Z |  |  |  |  |  |  |

- (1) H = High Voltage Level, L = Low Voltage Level, X = Don't Care
- (2) H = Driving High, L = Driving Low, Z = High Impedance State

Product Folder Links: SN74LV240A

# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 8.1 Application Information

The SN74LV240A is a low-drive CMOS device that can be used for a multitude of bus interface type applications where the data needs to be retained or latched. It can produce 8 mA of drive current at 3.3 V making it ideal for driving multiple outputs and low-noise applications. The inputs are 5.5-V tolerant allowing it to translate down to  $V_{\rm CC}$ .

## 8.2 Typical Application



Figure 8-1. Typical Application Schematic

#### 8.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions should be considered to prevent ringing.

#### 8.2.2 Detailed Design Procedure

- 1. Recommended input conditions
  - Rise time and fall time specifications see (Δt/ΔV) in Section 5.3.
  - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in Section 5.3.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>
- 2. Recommend output conditions
  - Load currents should not exceed 35 mA per output and 70 mA total for the part
  - Outputs should not be pulled above V<sub>CC</sub>

#### 8.2.3 Application Curve



Figure 8-2. Switching Characteristics Comparison

### 8.3 Power Supply Recommendations

The power supply can be any voltage between the min and max supply voltage rating located in Section 5.3.

Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends 0.1  $\mu$ F and if there are multiple  $V_{CC}$  terminals, then TI recommends .01  $\mu$ F or .022  $\mu$ F for each power terminal. It is okay to parallel multiple bypass capacitors to reject different frequencies of noise. A 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.

#### 8.4 Layout

#### 8.4.1 Layout Guidelines

When using multiple bit logic devices inputs should not ever float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$  whichever make more sense or is more convenient. It is generally okay to float outputs unless the part is a transceiver. If the transceiver has an output enable pin it will disable the outputs section of the part when asserted. This does not disable the input section of the IOs so they cannot float when disabled.

#### 8.4.2 Layout Example



Figure 8-3. Layout Recommendation

Product Folder Links: SN74LV240A

# 9 Device and Documentation Support

## 9.1 Documentation Support (Analog)

#### 9.1.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 9-1. Related Links

| PARTS      | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|------------|----------------|--------------|---------------------|---------------------|---------------------|
| SN74LV240A | Click here     | Click here   | Click here          | Click here          | Click here          |

#### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 10 Revision History

# Changes from Revision J (December 2022) to Revision K (May 2024)Page• Updated format and body size in Package Information table1• Updated structural layout of document1• Updated thermal values for PW package from RθJA = 102.4 to 128.2, RθJC(top) = 36.5 to 70.5, RθJB = 53.6 to 79.3, ΨJT = 2.4 to 23.4, ΨJB = 52.9 to 78.9, all values in °C/W• Changes from Revision I (February 2015) to Revision J (December 2022)Page• Updated the format for tables, figures, and cross-references throughout the document1

Copyright © 2024 Texas Instruments Incorporated



# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

www.ti.com 8-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| SN74LV240ADBR         | Active     | Production    | SSOP (DB)   20   | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV240A           |
| SN74LV240ADBR.A       | Active     | Production    | SSOP (DB)   20   | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV240A           |
| SN74LV240ADBRE4       | Active     | Production    | SSOP (DB)   20   | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV240A           |
| SN74LV240ADGSR        | Active     | Production    | VSSOP (DGS)   20 | 5000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | L240A            |
| SN74LV240ADGSR.A      | Active     | Production    | VSSOP (DGS)   20 | 5000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | L240A            |
| SN74LV240ADGVR        | Active     | Production    | TVSOP (DGV)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV240A           |
| SN74LV240ADGVR.A      | Active     | Production    | TVSOP (DGV)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV240A           |
| SN74LV240ADW          | Obsolete   | Production    | SOIC (DW)   20   | -                     | -    | Call TI                       | Call TI                    | -40 to 125   | LV240A           |
| SN74LV240ADWR         | Active     | Production    | SOIC (DW)   20   | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV240A           |
| SN74LV240ADWR.A       | Active     | Production    | SOIC (DW)   20   | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV240A           |
| SN74LV240ANSR         | Active     | Production    | SOP (NS)   20    | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 74LV240A         |
| SN74LV240ANSR.A       | Active     | Production    | SOP (NS)   20    | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 74LV240A         |
| SN74LV240APW          | Obsolete   | Production    | TSSOP (PW)   20  | -                     | -    | Call TI                       | Call TI                    | -40 to 125   | LV240A           |
| SN74LV240APWR         | Active     | Production    | TSSOP (PW)   20  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV240A           |
| SN74LV240APWR.A       | Active     | Production    | TSSOP (PW)   20  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV240A           |
| SN74LV240APWRG4       | Active     | Production    | TSSOP (PW)   20  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV240A           |
| SN74LV240APWRG4.A     | Active     | Production    | TSSOP (PW)   20  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LV240A           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 8-Nov-2025

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## TAPE AND REEL INFORMATION





|    | -                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LV240ADBR   | SSOP            | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LV240ADGSR  | VSSOP           | DGS                | 20 | 5000 | 330.0                    | 16.4                     | 5.4        | 5.4        | 1.45       | 8.0        | 16.0      | Q1               |
| SN74LV240ADGVR  | TVSOP           | DGV                | 20 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV240ADWR   | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74LV240ANSR   | SOP             | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 8.4        | 13.0       | 2.5        | 12.0       | 24.0      | Q1               |
| SN74LV240APWR   | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74LV240APWRG4 | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |



www.ti.com 24-Jul-2025



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LV240ADBR   | SSOP         | DB              | 20   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74LV240ADGSR  | VSSOP        | DGS             | 20   | 5000 | 353.0       | 353.0      | 32.0        |
| SN74LV240ADGVR  | TVSOP        | DGV             | 20   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74LV240ADWR   | SOIC         | DW              | 20   | 2000 | 356.0       | 356.0      | 45.0        |
| SN74LV240ANSR   | SOP          | NS              | 20   | 2000 | 356.0       | 356.0      | 45.0        |
| SN74LV240APWR   | TSSOP        | PW              | 20   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74LV240APWRG4 | TSSOP        | PW              | 20   | 2000 | 353.0       | 353.0      | 32.0        |





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. No JEDEC registration as of September 2020.
- 5. Features may differ or may not be present.





#### NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# DGV (R-PDSO-G\*\*)

## 24 PINS SHOWN

#### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025