

# **AUDIO DSP WITH ANALOG INTERFACE**

Check for Samples: TAS3202

# 1 Introduction

#### 1.1 Features

- High-Quality Audio Performance: 102-dB Analog-to-Digital Converter (ADC)/105-dB Digital-to-Analog Converter (DAC) (Typical) DNR
- Two Differential Stereo Analog Inputs Multiplexed to One Stereo Input ADC
- One Differential Stereo Output DAC
- Two Serial Audio Inputs (Four Channels) and Two Serial Audio Outputs (Four Channels)
- 135-MHz Maximum Speed, >2812 Total Processing Cycles Per Sample at 48 kHz (2000 Available for Application Code)
- 512×Fs XTAL Input in Master Mode, 512×Fs MCLK\_IN in Slave Mode

- 48-kHz Sample Rate in Clock Master Mode
- 44.1-kHz or 48-kHz Sample Rate in Clock Slave Mode
- 48-Bit Data Path and 28-Bit Coefficients
- 768 Words of 48-Bit Data Memory
- 1022 Words of 28-Bit Coefficient Memory
- 3K Words of 55-Bit Program RAM
- Hardware Single-Cycle Multiplier (28×48)
- 5.88K Words of 24-Bit Delay Memory (122.5 ms at 48 kHz)
- Data Formats: Left Justified, Right Justified, and I<sup>2</sup>S
- Two I<sup>2</sup>C Ports for Slave/Master Download
- Single 3.3-V Power Supply

# 1.2 Applications

- MP3 Docking Systems
- Digital Televisions
- Mini-Component Audio

### 1.3 Description

The TAS3202 is an audio system-on-a-chip (SOC) designed for mini/micro systems, multimedia-speaker, and MP3 player docking systems. It includes analog interface functions: two multiplex (MUX) stereo inputs with one stereo analog-to-digital converter (ADC) and one stereo digital-to-analog converter (DAC) with analog outputs consisting of differential stereo line drivers. Four channels of serial digital audio processing are also provided. The TAS3202 has a programmable audio digital signal processor (DSP) that preserves high-quality audio by using a 48-bit data path, 28-bit filter coefficients, and a single-cycle 28×48-bit multiplier. The programmability feature allows users to customize features in the DSP RAM.

The TAS3202 is composed of eight functional blocks:

- 1. Analog input/mux/stereo ADC
- 2. Stereo DAC
- 3. Analog reference system
- 4. Power supply
- 5. Clocks, digital PLL, and serial data interface
- 6. I<sup>2</sup>C control interface
- 7. 8051 microcontroller
- 8. Audio DSP digital audio processing



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





Figure 1-1. Expanded Functional Block Diagram

# 1.4 Ordering Information

| T <sub>A</sub> | PLASTIC 64-PIN PQFP (PN) <sup>(1)</sup> |
|----------------|-----------------------------------------|
| 0°C to 70°C    | TAS3202PAG                              |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at <a href="https://www.ti.com">www.ti.com</a>.



#### www.ti.com

| 1 | Intro      | oduction <u>1</u>                                                                 |    | 7.2         | DAP Data Word Structure                                                                             | 34         |
|---|------------|-----------------------------------------------------------------------------------|----|-------------|-----------------------------------------------------------------------------------------------------|------------|
|   | 1.1        | Features <u>1</u>                                                                 | 8  | Elec        | trical Specifications                                                                               | 36         |
|   | 1.2        | Applications                                                                      |    | 8.1         | Absolute Maximum Ratings                                                                            | 36         |
|   | 1.3        | Description <u>1</u>                                                              |    | 8.2         | Package Dissipation Ratings                                                                         | 36         |
|   | 1.4        | Ordering Information 2                                                            |    | 8.3         | Recommended Operating Conditions                                                                    | 36         |
| 2 | Fund       | ctional Description 4                                                             |    | 8.4         | Electrical Characteristics                                                                          | 37         |
|   | 2.1        | Analog Input/Mux/Stereo ADC 4                                                     |    | 8.5         | Audio Specifications                                                                                | 38         |
|   | 2.2        | Stereo DAC                                                                        |    | 8.6         | Timing Characteristics                                                                              | 40         |
|   | 2.3        | Analog Reference System 4                                                         |    | 8.7         | Master Clock                                                                                        | 40         |
|   | 2.4        | Power Supply                                                                      |    | 8.8         | Serial Audio Port, Slave Mode                                                                       | 41         |
|   | 2.5        | Clocks, Digital Phase-Locked Loop (PLL), and Serial Data Interface                |    | 8.9<br>8.10 | Serial Audio Port, Master Mode (TAS3202)<br>Pin-Related Characteristics of the SDA and SCL I/O      |            |
|   | 2.6        | I <sup>2</sup> C Control Interface <u>6</u>                                       |    |             | Stages for F/S-Mode I <sup>2</sup> C-Bus Devices                                                    | 43         |
|   | 2.7        | 8051 Microcontroller <u>6</u>                                                     |    | 8.11        | Bus-Related Characteristics of the SDA and SCL I/O Stages for F/S-Mode I <sup>2</sup> C-Bus Devices | 45         |
|   | 2.8        | Audio Digital Signal Processor (DSP) Core 6                                       |    | 0.40        | Reset Timing                                                                                        |            |
| 3 | -          | sical Characteristics 7                                                           | 9  |             | Register Map                                                                                        |            |
|   | 3.1        | Terminal Assignments                                                              |    | 9.1         | Clock Control Register (0x00)                                                                       |            |
|   | 3.2        | Terminal Descriptions                                                             |    | 9.2         | Status Register (0x02)                                                                              |            |
|   | 3.3        | Reset (RESET) Power-Up Sequence 10                                                |    | 9.3         | I <sup>2</sup> C Memory Load Control and Memory Load Data                                           |            |
|   | 3.4        | Voltage Regulator Enable (VREG_EN) 10                                             |    |             | Registers (0x04 and 0x05)                                                                           | 49         |
|   | 3.5        | Power-On Reset (RESET)10                                                          |    | 9.4         | Memory Access Registers (0x06 and 0x07)                                                             | <u>50</u>  |
|   | 3.6        | Power Down (PDN)                                                                  |    | 9.5         | Device Version (0x08)                                                                               | <u>51</u>  |
|   | 3.7        | I <sup>2</sup> C Chip Select (CS0)                                                |    | 9.6         | Analog Power Down Control (0x10 and 0x11)                                                           | <u>5</u> 1 |
|   | 3.8<br>3.9 | Programmable General-Purpose I/O (GPIO) 11 Input and Output Serial Audio Ports 11 |    | 9.7         | Analog Input Control (0x12)                                                                         | <u>52</u>  |
| 4 |            | orithm and Software Development Tools for                                         |    | 9.8         | ADC Dynamic Element Matching (0x13)                                                                 | 52         |
|   | _          | 3202 <u>17</u>                                                                    |    | 9.9         | ADC Current Control Select (0x17, 0x18)                                                             | <u>53</u>  |
| 5 | Cloc       | :k Controls <u>18</u>                                                             |    | 9.10        | DAC Control (0x1A, 0x1B, 0x1D)                                                                      | <u>55</u>  |
| 6 | Micr       | oprocessor Controller 20                                                          |    | 9.11        | ADC and DAC Reset (0x1E)                                                                            | <u>57</u>  |
|   | 6.1        | 8051 Microprocessor Addressing Mode <u>20</u>                                     |    | 9.12        | ADC Input Gain Control (0x1F)                                                                       | 57         |
|   | 6.2        | General I <sup>2</sup> C Operations                                               |    | 9.13        | MCLK_OUT Divider (0x21 and 0x22)                                                                    | <u>58</u>  |
|   | 6.3        | I <sup>2</sup> C Slave-Mode Operation                                             |    | 9.14        | Digital Cross Bar (0x30 to 0x3F)                                                                    | <u>58</u>  |
| _ | 6.4        | I <sup>2</sup> C Master-Mode Device Initialization                                | 10 | App         | lication Information                                                                                | <u>61</u>  |
| 7 |            | tal Audio Processor (DAP) Arithmetic Unit                                         |    | 10.1        | Schematics                                                                                          | <u>61</u>  |
|   | 7.1        | DAP Instructions Set                                                              |    | 10.2        | Recommended Oscillator Circuit                                                                      | 63         |
|   |            | 57.1 110.1.0.1.0.1.0 001 1111111111111111                                         |    |             |                                                                                                     |            |



# 2 Functional Description

### 2.1 Analog Input/Mux/Stereo ADC

These modules allow two differential analog stereo inputs to be sent to one ADC to be converted to digital data. The input multiplexers include a preamplifier. This amplifier is driving the ADC, and it is digitally controlled with changes synchronized with the sample clock of the ADC. Minimal crosstalk between selected channels and unselected channels is maintained. When inputs are not needed, they are configured for minimal noise. Also included in this module is one fully differential oversampled stereo ADC. The ADC is a sigma-delta modulator with 256 times oversampling ratio. Because of the oversampling nature of the audio ADC and integrated digital decimation filter, requirements for analog anti-aliasing filtering are relaxed. Filter performance for the ADC is specified under physical characteristics.

#### 2.2 Stereo DAC

This module includes one stereo audio DAC, which consists of a digital interpolation filter, digital sigma-delta modulator, and an analog reconstruction filter. The DAC can operate at a maximum of 48 kHz. The DAC upsamples the incoming data by 128 and performs interpolation filtering and processing on this data before conversion to a stereo analog output signal. The sigma-delta modulator always operates at a rate of 128Fs, which ensures that quantization noise generated within the modulator stays low within the frequency band below Fs/2.4 at all sample rates. The digital interpolation filters for interpolation from Fs to 8Fs are included in the audio DSP upper memory (reserved for analog processing), while interpolation from 8Fs to 128Fs is done in a dedicated hardware sample and hold filter. The TAS3202 includes one stereo line driver output. The line driver is capable of driving up to a  $10\text{-k}\Omega$  load. The stereo output can be in power-down mode when not used. Popless operation is achieved by conforming to start and stop sequences in the device controller code.

# 2.3 Analog Reference System

This module provides all internal references needed by the analog modules. It also provides bias currents for all analog blocks. External decoupling capacitors are needed along with an external 1%-tolerance resistor to set the internal bias currents. It includes a band-gap reference and several voltage buffers and a tracking current reference. The TAS3202 also uses an internally generated mid-rail supply that is used to rereference all analog inputs and is present on all analog outputs. VMID is the analog mid-rail supply and can be used when buffered externally to rereference the analog inputs and outputs. The voltage reference REXT requires a 22-k $\Omega$  1% resistor to ground. The reference system can be powered down separately.

### 2.4 Power Supply

The power supply contains supply regulators that provide analog and digital regulated power for various sections of the TAS3202. Only one external 3.3-V supply is required. All other voltages are generated on chip from the external 3.3-V supply.



#### 2.5 Clocks, Digital Phase-Locked Loop (PLL), and Serial Data Interface

These modules provide the timing and serial data interface for the TAS3202. The clocking system for the device is illustrated in Figure 2-1. The TAS3202 can be either clock master or clock slave depending on the configuration. However, clock master mode is the primary mode of operation.



Figure 2-1. Clock Generation

DISCLAIMER: Analog performance is not ensured in slave mode, as the analog performance depends upon the quality of the MCLK\_IN. The TAS3202 is not robust with respect to MCLK\_IN errors (glitches, etc.); if the MCLK\_IN frequency changes under operation, the device must be reset.

I<sup>2</sup>C clock master operation:

- External 512Fs crystal oscillator is used to generate all internal clocks plus all clocks for external asynchronous sampling rate converter (ASRC) output (if external ASRC is present).
- LRCLK OUT is fixed at 48 kHz (Fs).
- SCLK OUT is fixed at 64Fs.
- MCLK\_OUT is fixed at 256Fs. In master mode, the external ASRC converts incoming serial audio data to 48-kHz sample rate synchronous to the internally generated serial audio data clocks.
- In master mode, all clocks generated for the TAS3202 are derived from the 24.576-MHz crystal. The internal oscillator drives the crystal and generates the main clock to digital PLL (DPLL), master clock outputs, 256Fs clock to the ADC, and 128Fs clock to the DAC. The DPLL generates internal clocks for the DAP and the 8051 microprocessor.

Submit Documentation Feedback Product Folder Link(s): TAS3202



I<sup>2</sup>S clock slave operation:

- MCLK\_IN (512Fs), SCLK\_IN (64Fs), and LRCLK\_IN (Fs) are supplied externally. Clock generation is similar to the master mode with the exception of the ADC and the DAC blocks. MCLK\_IN signal is divided down and sent directly to the ADC and the DAC blocks. Therefore, audio performance depends on the MCLK\_IN signal.
- DSP, MCU, and I<sup>2</sup>C clocks are still derived from external crystal oscillator.
- MCLK\_OUT, SCLK\_OUT, and LRCLK\_OUT are passed through from clock inputs (MCLK\_IN, SCLK\_IN, and LRCLK\_IN).
- Internal analog clocks for ADC and DACs are derived from external MCLK\_IN input, so analog performance depends on MCLK\_IN quality (i.e., jitter, phase noise, etc.). Degradation in analog performance is to be expected.
- Sample rate change/clock change
  - Sample rate change on the fly should be handled by the customer system controller. The TAS3202 device does not include any internal clock error or click/pop detection/management.
  - Sample rate dependent DAP filter coefficients must be uploaded by customer system controller on changing sample rate.

In I<sup>2</sup>S clock slave mode, all incoming serial audio data must be synchronous to an incoming LRCLK\_IN of 44.1 kHz or 48 kHz.

#### 2.6 I<sup>2</sup>C Control Interface

The TAS3202 has an I<sup>2</sup>C slave-only interface (SDA1 and SCL1) for receiving commands and providing status to the system controller, and a separate master I<sup>2</sup>C interface (SDA2 and SCL2) to download programs and data from external memory, such as an EEPROM. See Section 6 for more information. I<sup>2</sup>C interface is not 5-V tolerant.

#### 2.7 8051 Microcontroller

The 8051 microcontroller receives and distributes I<sup>2</sup>C write data. It retrieves and outputs data as requested from the I<sup>2</sup>C bus controller. It performs most processing tasks requiring multi-frame processing cycles. The microprocessor has its own data RAM for storing intermediate values and queuing I<sup>2</sup>C commands, a fixed boot program ROM, and a programmable RAM. The microprocessor's boot program cannot be altered. The microcontroller has specialized hardware for an I<sup>2</sup>C master and slave interface operation, volume updates, and a programmable interval-timer interrupt.

### 2.8 Audio Digital Signal Processor (DSP) Core

The audio DSP core arithmetic unit is a fixed-point computational engine consisting of an arithmetic unit and data and coefficient memory blocks. The audio processing structure, which can include mixers, multiplexers, volume, bass and treble, equalizers, dynamic range compression, or third-party algorithms, is running in the DAP. The 8051 microcontroller has access to digital audio processor (DAP) resources such as coefficient RAM and is able to support the DAP with certain tasks; for example, a volume ramp. The primary blocks of the audio DSP core are:

- 48-bit data path with 76-bit accumulator
- DSP controller
- Memory interface
- Coefficient RAM (1Kx28)
- Data RAM 24-bit upper memory (1Kx24), 48-bit lower memory (768x48)
- Program RAM (3K×55)



# 3 Physical Characteristics



# 3.1 Terminal Assignments



NC - No internal connection



# **Terminal Descriptions**

| 3.2 Terminal Descriptions |     |                                               |                             |                                                                                                                              |  |  |  |  |  |
|---------------------------|-----|-----------------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| TERMII                    | NAL | INPUT/                                        | PULLUP/                     | DESCRIPTION                                                                                                                  |  |  |  |  |  |
| NAME NO.                  |     | OUTPUT <sup>(1)</sup> PULLDOWN <sup>(2)</sup> |                             | DESCRIPTION                                                                                                                  |  |  |  |  |  |
| AIN1LM                    | 13  | Analog input                                  | Pull to VMID <sup>(3)</sup> | Analog input, channel 1, left, - input                                                                                       |  |  |  |  |  |
| AIN1LP                    | 12  | Analog input                                  |                             | Analog input, channel 1, left, + input                                                                                       |  |  |  |  |  |
| AIN1RM                    | 15  | Analog input                                  | Pull to VMID <sup>(3)</sup> | Analog input, channel 1, right, - input                                                                                      |  |  |  |  |  |
| AIN1RP                    | 14  | Analog input                                  |                             | Analog input, channel 1, right, + input                                                                                      |  |  |  |  |  |
| AIN2LM                    | 17  | Analog input                                  | Pull to VMID <sup>(3)</sup> | Analog input, channel 2, left, – input                                                                                       |  |  |  |  |  |
| AIN2LP                    | 16  | Analog input                                  |                             | Analog input, channel 2, left, + input                                                                                       |  |  |  |  |  |
| AIN2RM                    | 19  | Analog input                                  | Pull to VMID (3)            | Analog input, channel 2, right, - input                                                                                      |  |  |  |  |  |
| AIN2RP                    | 18  | Analog input                                  |                             | Analog input, channel 2, right, + input                                                                                      |  |  |  |  |  |
| AOUTLM                    | 33  | Analog output                                 |                             | Analog output, channel 1, left, - output                                                                                     |  |  |  |  |  |
| AOUTLP                    | 34  | Analog output                                 |                             | Analog output, channel 1, left, + output                                                                                     |  |  |  |  |  |
| AOUTRM                    | 35  | Analog output                                 |                             | Analog output, channel 1, right, - output                                                                                    |  |  |  |  |  |
| AOUTRP                    | 36  | Analog output                                 |                             | Analog output, channel 1, right, + output                                                                                    |  |  |  |  |  |
| AVDD1                     | 24  | Power                                         |                             | 3.3-V analog power supply. This pin must be decoupled according to<br>good design practices.                                 |  |  |  |  |  |
| AVSS1                     | 11  | Power                                         |                             | Analog supply ground                                                                                                         |  |  |  |  |  |
| AVDD2                     | 28  | Power                                         |                             | 3.3-V analog power supply. This pin must be decoupled according to good design practices.                                    |  |  |  |  |  |
| AVSS2                     | 37  | Power                                         |                             | Analog supply ground                                                                                                         |  |  |  |  |  |
| AVDD3                     | 40  | Power                                         |                             | 3.3-V analog power supply. This pin must be decoupled according to good design practices.                                    |  |  |  |  |  |
| AVSS3                     | 38  | Power                                         |                             | Analog supply ground                                                                                                         |  |  |  |  |  |
| CS0                       | 6   | Digital input                                 |                             | I <sup>2</sup> C Chip select                                                                                                 |  |  |  |  |  |
| DVDD1                     | 9   | Power                                         |                             | 3.3-V digital power supply. This pin must be decoupled according to good design practices.                                   |  |  |  |  |  |
| DVSS1                     | 8   | Power                                         |                             | Digital supply ground                                                                                                        |  |  |  |  |  |
| DVDD2                     | 45  | Power                                         |                             | 3.3-V digital power supply. This pin must be decoupled according to good design practices.                                   |  |  |  |  |  |
| DVSS2                     | 44  | Power                                         |                             | Digital supply ground                                                                                                        |  |  |  |  |  |
| DVDD3                     | 57  | Power                                         |                             | 3.3-V digital power supply. This pin must be decoupled according to good design practices.                                   |  |  |  |  |  |
| DVSS3                     | 56  | Power                                         |                             | Digital supply ground                                                                                                        |  |  |  |  |  |
| GPIO1                     | 4   | Digital I/O                                   |                             | General-purpose input/output                                                                                                 |  |  |  |  |  |
| GPIO2                     | 3   | Digital I/O                                   |                             | General-purpose input/output                                                                                                 |  |  |  |  |  |
| I2C1_SCL                  | 1   | Digital I/O                                   |                             | Slave I <sup>2</sup> C serial clock input/output. Normally connected to the system microprocessor.                           |  |  |  |  |  |
| I2C1_SDA                  | 2   | Digital I/O                                   |                             | Slave I <sup>2</sup> C serial control data interface input/output. Normally connected to system micro.                       |  |  |  |  |  |
| I2C2_SCL                  | 64  | Digital output                                |                             | Master I <sup>2</sup> C serial clock output. Normally connected to EEPROM.                                                   |  |  |  |  |  |
| I2C2_SDA                  | 63  | Digital I/O                                   |                             | Master I <sup>2</sup> C serial control data interface input/output. Normally connected to EEPROM.                            |  |  |  |  |  |
| LRCLK_IN                  | 58  | Digital input                                 | Pulldown                    | Serial data input left/right clock for I <sup>2</sup> S interface                                                            |  |  |  |  |  |
| LRCLK_OUT                 | 51  | Digital output                                |                             | Serial data output left/right clock for I <sup>2</sup> S interface                                                           |  |  |  |  |  |
| MCLK_IN                   | 43  | Digital input                                 | Pulldown                    | MCLK input is used in slave mode. MCLK_IN must be locked to LRCLK_IN, and the frequency is 512Fs (24.576 MHz for 48-kHz Fs). |  |  |  |  |  |
| MCLK_OUT1                 | 48  | Digital output                                |                             | 12.288-MHz clock output. This output is valid even when reset is LOW.                                                        |  |  |  |  |  |

 <sup>(1)</sup> I = input; O = output
 (2) All pullups are 20-μA weak pullups, and all pulldowns are 20-μA weak pulldowns. The pullups and pulldowns are included to ensure proper input logic levels if the terminals are left unconnected (pullups  $\rightarrow$  logic 1 input; pulldowns  $\rightarrow$  logic 0 input). Devices that drive inputs with pullups must be able to sink 20  $\mu$ A while maintaining a logic-0 drive level. Devices that drive inputs with pulldowns must be able to source 20 µA while maintaining a logic-1 drive level.

Pull to VMID when analog input is in single-ended mode. (3)

www.ti.com

| TERMINAL    |                 | INPUT/                | PULLUP/                 |                                                                                                                                                                                                                                                                     |
|-------------|-----------------|-----------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        | NO.             | OUTPUT <sup>(1)</sup> | PULLDOWN <sup>(2)</sup> | DESCRIPTION                                                                                                                                                                                                                                                         |
| MCLK_OUT2   | 47              | Digital output        |                         | The frequency for this clock is 6.144 MHz/(n+1), where n is programable in the range 0 to 255. Default value is 1.024 MHz. This output is valid even when reset is LOW.                                                                                             |
| MCLK_OUT3   | 46              | Digital output        |                         | The frequency for this clock is 512 kHz/(n+1) where n is programmable in the range 0 to 255. Default value is 512 kHz. This output is valid even when reset is LOW.                                                                                                 |
| MUTE        | 5               | Digital input         | Pulldown                | This pin can be programmed by the application firmware to mute the TAS3202. It has no default functionality                                                                                                                                                         |
| NC          | 20–23,<br>29–32 |                       |                         | No connect                                                                                                                                                                                                                                                          |
| PDN         | 7               | Digital input         |                         | This pin can be programmed by the application firmware to power down the TAS3202. Default operation is to stop the DSP.                                                                                                                                             |
| RESERVED    | 50              | N/A                   | Pulldown                | Connect to ground.                                                                                                                                                                                                                                                  |
| RESET       | 62              | Digital input         | Pullup                  | System reset input, active low. A system reset is generated by applying a logic LOW to this terminal.                                                                                                                                                               |
| REXT        | 27              | Analog output         |                         | Requires a 22-k $\Omega$ (1%) external resistor to ground to set analog currents. Trace capacitance must be kept low.                                                                                                                                               |
| SCLK_IN     | 59              | Digital input         |                         | Serial data input bit clock for I <sup>2</sup> S interface                                                                                                                                                                                                          |
| SCLK_OUT    | 52              | Digital output        |                         | Serial data output bit clock for I <sup>2</sup> S interface                                                                                                                                                                                                         |
| SDIN1/GPIO3 | 61              | Digital I/O           | Pullup                  | Serial data input 1 for I <sup>2</sup> S interface or programmable for GPIO #3                                                                                                                                                                                      |
| SDIN2/GPIO4 | 60              | Digital I/O           | Pullup                  | Serial data input 2 for I <sup>2</sup> S interface or programmable for GPIO #4                                                                                                                                                                                      |
| SDOUT1      | 54              | Digital output        |                         | Serial data output 1 for I <sup>2</sup> S interface                                                                                                                                                                                                                 |
| SDOUT2      | 53              | Digital output        |                         | Serial data output 2 for I <sup>2</sup> S interface                                                                                                                                                                                                                 |
| VMID        | 25              | Analog output         |                         | Analog mid supply reference. This pin must be decoupled with a 0.1- $\mu$ F low-ESR capacitor and an external 10- $\mu$ F filter cap. (4)                                                                                                                           |
| VR_ANA      | 39              | Power                 |                         | Voltage reference for analog supply. A pinout of the internally regulated 1.8-V power. A 0.1-µF low ESR capacitor and a 4.7-µF filter capacitor must be connected between this terminal and AVSS_PLL. This terminal must not be used to power external devices. (4) |
| VR_DIG      | 55              | Power                 |                         | Voltage reference for digital supply. A pinout of the internally regulated 1.8-V power. A 0.1-µF low ESR capacitor and a 4.7-µF filter capacitor must be connected between this terminal and DVSS. This terminal must not be used to power external devices. (4)    |
| VR_PLL      | 10              | Power                 |                         | Voltage reference for DPLL supply. A pinout of internally regulated 1.8-V power supply. A 0.1-µF low-ESR capacitor and a 4.7-µF filter capacitor must be connected between this terminal and DVSS. This terminal must not be used to power external devices. (4)    |
| VREF        | 26              | Analog output         |                         | Bandgap output. A 0.1-µF low ESR capacitor should be connected between this terminal and AVSS_PLL. This terminal must not be used to power external devices. (4)                                                                                                    |
| VREG_EN     | 49              | Digital input         |                         | Voltage regulator enable. When enabled LOW, this input causes the power-supply regulators to be enabled.                                                                                                                                                            |
| XTAL_IN     | 41              | Digital input         |                         | Crystal input. A 24.576-MHz (512Fs) crystal should be used.                                                                                                                                                                                                         |
| XTAL_OUT    | 42              | Digital output        |                         | Crystal output                                                                                                                                                                                                                                                      |

<sup>(4)</sup> If desired, low ESR capacitance values can be implemented by paralleling two or more ceramic capacitors of equal value. Paralleling capacitors of equal value provide an extended high-frequency supply decoupling.



# 3.3 Reset (RESET) Power-Up Sequence

The RESET pin is an asynchronous control signal that restores all TAS3202 components to the default configuration. When a reset occurs, the audio DSP core is put into an idle state and the 8051 starts initialization. A valid XTAL\_IN must be present when clearing the RESET pin to initiate a device reset. A reset can be initiated by applying a logic 0 on RESET.

As long as RESET is held LOW, the device is in the reset state. During reset, all I<sup>2</sup>C and serial data bus operations are ignored. The I<sup>2</sup>C interface SCL and SDA lines go into a high-impedance state and remain in that state until device initialization has completed.

The rising edge of the reset pulse begins the initialization housekeeping functions of clearing memory and setting the default register values. Once these are complete, the TAS3202 enables its master I<sup>2</sup>C interface and disables its slave I<sup>2</sup>C interface.

Using the master interface, the TAS3202 automatically tests to see if an external I<sup>2</sup>C EEPROM is at address 1010x. The value x can be chip selects, other information, or don't care, depending on the EEPROM selected.

If a memory is present and it contains the correct header information and one or more blocks of program/memory data, the TAS3202 begins to load the program, coefficient and/or data memories from the external EEPROM. If an external EEPROM is present, the download is considered complete when an end-of-program header is read by the TAS3202. At this point, the TAS3202 disables the master I<sup>2</sup>C interface, enables the slave I<sup>2</sup>C interface, and starts normal operation. After a successful download, the micro program counter is reset, and the downloaded micro and DAP application firmware controls execution.

If no external EEPROM is present or if an error occurs during the EEPROM read, TAS3202 disables the master I<sup>2</sup>C interface, enables the slave I<sup>2</sup>C interface, and proceeds to boot the device according to the ROM. In this default ROM configuration, the TAS3202 streams audio from input to output if the GPIO1 pin is asserted logic low on reset; if the GPIO1 pin is asserted logic high, the ADC and the DAC are muted.

#### NOTE

The master and slave I<sup>2</sup>C interfaces do not operate simultaneously.

# 3.4 Voltage Regulator Enable (VREG\_EN)

Setting the VREG\_EN high shuts down all voltage regulators in the device. Internal register settings are lost in this power-down mode. A full power-up/reset/program-load sequence must be completed before the device is operational.

# 3.5 Power-On Reset (RESET)

On power up, it is recommended that the TAS3202  $\overline{\text{RESET}}$  be held low until DVDD has reached 3.3 V. This can be done by programming the system controller or by using an external RC delay circuit. The 1-k $\Omega$  and 1- $\mu$ F values provide a delay of approximately 200  $\mu$ s. The values of R and C can be adjusted to provide other delay values as necessary.

www.ti.com

#### Power Down (PDN) 3.6

The TAS3202 supports a number of power-down modes.

PDN can be used to put the device into power-saving standby mode. In the default ROM configuration, applying a logic low on this pin stops all clocks, powers down all analog circuitry, and ramps down volume for all digital inputs. This mode is used to minimize power consumption while preserving register settings. If the TAS3202 is successfully booted from an external EEPROM, the functionality of the pin is defined by the user's application firmware.

Individual power down DAC and ADC - Both the DAC and the ADC can be powered down individually. This feature is made available to the board controller via the I<sup>2</sup>C interface.

Power down of analog reference - The analog reference can be powered down if all DAC and ADCs are powered down. This feature is made available to the board controller via the I<sup>2</sup>C interface.

#### 3.7 I<sup>2</sup>C Chip Select (CS0)

The TAS3202 has a control to specify the slave and master I<sup>2</sup>C address. This control permits up to two TAS3202 devices to be placed in a system without external logic. GPIO pins are level sensitive. They are not edge triggered.

See Section 6.3 for a complete description of this pin.

#### Programmable General-Purpose I/O (GPIO) 3.8

The TAS3202 has four general purpose input/output pins that can be programed by the user's application firmware.

GPIO1 and GPIO2 pins are single-function I/O pins. Upon power up, GPIO1 is an input. If there is an unsuccessful boot from an external EEPROM and GPIO1 is pulled high externally, the DAC output is disabled. If there is an unsuccessful boot from an external EEPROM and GPIO1 is pulled low externally, the DAC output is enabled. If there is a successful boot from an external EEPROM, GPIO1 will be configured as an output and be driven logic low by the TAS3202 when the user's application code is running.

GPIO3 and GPIO4 are dual function I/O pins. The functionality of GPIO pins must be defined by the user's application code.

Mute and power-down functions have to be programmed in the EEPROM application code. These are general-purpose input pins and are suggested for Mute and Powerdown functions. However, these settings must be defined by the user's application code.

#### 3.8.1 GPIO Pin Function After Device is Programmed

Once the TAS3202 has been programmed, either through a successful boot load or via slave I2C download, the operation of GPIO is defined by ther user's application code.

#### 3.9 Input and Output Serial Audio Ports

Serial data is input on SDINx on the TAS3202, allowing up to four channels of digital audio input. The TAS3202 supports serial data in 16-, 20-, or 24-bit data in left, right, and I<sup>2</sup>S serial data formats. The parameters for the clock and serial data interface input formats are I<sup>2</sup>C configurable.

Serial data is output on SDOUTx, allowing up to four channels of digital audio output. SDOUTx port supports the same formats as the SDINx port. Output data rate is the same data rate as the input. The SDOUTx output uses the SCLK\_OUT and LRCLK\_OUT signals to provide synchronization.

> Submit Documentation Feedback Product Folder Link(s): TAS3202

The TAS3202 supported data formats are listed in Table 3-1.



**Table 3-1. Supported Data Formats** 

| INPUT SAP (SDIN)           | OUTPUT SAP (SDOUT)         |  |  |  |
|----------------------------|----------------------------|--|--|--|
| 2-channel I <sup>2</sup> S | 2-channel I <sup>2</sup> S |  |  |  |
| 2-channel left-justified   | 2-channel left-justified   |  |  |  |
| 2-channel right-justified  | 2-channel right-justified  |  |  |  |

Table 3-2. Serial Data Input and Output Formats

| MODE      | INPUT<br>CONTROL<br>IM[3:0] | OUTPUT<br>CONTROL<br>OM[3:0] | SERIAL FORMAT    | WORD<br>LENGTHS | DATA<br>RATES<br>(kHz) | MAXIMUM<br>SCLK<br>(MHz) |
|-----------|-----------------------------|------------------------------|------------------|-----------------|------------------------|--------------------------|
|           | 0000                        | 0000                         | Left-justified   | 16, 20, 24      |                        | 1                        |
| 2-channel | 0001                        | 0001                         | Right-justified  | 16, 20, 24      | 32–48                  | 3.072                    |
|           | 0010                        | 0010                         | I <sup>2</sup> S | 16, 20, 24      |                        |                          |



Figure 3-1. Serial Data Controls

Table 3-3. Serial Data Input and Output Data Word Sizes

| IW1, OW1 | IW0, OW0 | FORMAT      |
|----------|----------|-------------|
| 0        | 0        | Reserved    |
| 0        | 1        | 16-bit data |
| 1        | 0        | 20-bit data |
| 1        | 1        | 24-bit data |

Physical Characteristics



Following a reset, ensure that the clock register (0x00) is written before performing volume, treble, or bass updates.

Commands to reconfigure the SAP can be accompanied by mute and unmute commands for quiet operation. However, care must be taken to ensure that the mute command has completed before the SAP is commanded to reconfigure. Similarly, the TAS3202 should not be commanded to unmute until after the SAP has completed a reconfiguration. The reason for this is that an SAP configuration change while a volume or bass or treble update is taking place can cause the update not to be completed properly.

When the TAS3202 is transmitting serial data, it uses the negative edge of SCLK to output a new data bit. The TAS3202 samples incoming serial data on the rising edge of SCLK.

# 3.9.1 2-Channel I<sup>2</sup>S Timing

In 2-channel I $^2$ S timing, LRCLK is LOW when left-channel data is transmitted and HIGH when right-channel data is transmitted. SCLK is a bit clock running at 64 ×  $f_S$  and clocks in each bit of the data. There is a delay of one bit clock from the time the LRCLK signal changes state to the first bit of data on the data lines. The data is written most-significant bit (MSB) first and is valid on the rising edge of the bit clock. The TAS3202 masks unused trailing data-bit positions.

#### 2-Channel I2S (Philips Format) Stereo Input/Output



Figure 3-2. I<sup>2</sup>S 64f<sub>S</sub> Format

10034-04



# 3.9.2 2-Channel Left-Justified Timing

In 2-channel left-justified timing, LRCLK is HIGH when left-channel data is transmitted and LOW when right-channel data is transmitted. SCLK is a bit clock running at  $64 \times f_S$ , which clocks in each bit of the data. The first bit of data appears on the data lines at the same time LRCLK toggles. The data is written MSB first and is valid on the rising edge of the bit clock. The TAS3202 masks unused trailing data-bit positions.

#### 2-Channel Left-Justified Stereo Input



Figure 3-3. Left-Justified 64f<sub>S</sub> Format



# 3.9.3 2-Channel Right-Justified Timing

In 2-channel right-justified (RJ) timing, LRCLK is HIGH when left-channel data is transmitted and LOW when right-channel data is transmitted. SCLK is a bit clock running at  $64 \times f_S$  which clocks in each bit of the data. The first bit of data appears on the data lines eight bit-clock periods (for 24-bit data) after LRCLK toggles. In the RJ mode, the last bit clock before LRCLK transitions always clocks the least-significant bit (LSB) of data. The data is written MSB first and is valid on the rising edge of the bit clock. The TAS3202 masks unused leading data-bit positions.

2-Channel Right-Justified (Sony Format) Stereo Input



Figure 3-4. Right-Justified 64f<sub>S</sub> Format

# 3.9.4 SAP Input to SAP Output—Processing Flow

All SAP data format options other than I<sup>2</sup>S result in a two-sample delay from input to output. If I<sup>2</sup>S formatting is used for both the input SAP and the output SAP, the polarity of RCLK must be inverted. However, if I<sup>2</sup>S format conversions are performed between input and output, the delay becomes either 1.5 samples or 2.5 samples, depending on the processing clock frequency selected for the audio DSP core relative to the sample rate of the incoming data.

The I<sup>2</sup>S format uses the falling edge of LRCLK to begin a sample period, whereas all other formats use the rising edge of LRCLK to begin a sample period. This means that the input SAP and audio DSP core operate on sample windows that are 180° out of phase with respect to the sample window used by the output SAP. This phase difference results in the output SAP outputting a new data sample at the midpoint of the sample period used by the audio DSP core to process the data. If the processing cycle completes all processing tasks before the midpoint of the processing sample period, the output SAP outputs this processed data. However, if the processing time extends past the midpoint of the processing sample period, the output SAP outputs the data processed during the previous processing sample period. In the former case, the delay from input to output is 1.5 samples. In the latter case, the delay from input to output is 2.5 samples.



The delay from input to output can thus be either 1.5 or 2.5 sample times when data format conversions are performed that involve the I2S format. However, which delay time is obtained for a particular application is determinable and fixed for that application, providing care is taken in the selection of MCLK\_IN/XTAL\_IN with respect to the incoming sample clock, LRCLK.

16



# 4 Algorithm and Software Development Tools for TAS3202

The TAS3202 algorithm and software development tool set is a combination of classical development tools and graphical development tools. The tool set is used to build, debug, and execute programs in the audio DSP section of the TAS3202.

Classical development tooling includes text editors, compilers, assemblers, simulators, and source-level debuggers. The 8051 can be programmed exclusively in ANSI C.

The 8051 tool set is a commercially off-the-shelf (COTS) tool set, with modifications as specified in this document. The 8051 tool set is a complete environment with an IDE, editor, compiler, debugger, and simulator.

The audio DSP core is programmed exclusively in assembly. The audio DSP tool set is a complete environment with an IDE, context-sensitive editor, assembler, and simulator/debugger.

Graphical development tooling provides a means of programming the audio DSP core through a graphical drag-and-drop interface using modular audio software components from a component library. The graphical tooling produces audio DSP assembly. The classical tools can also be used to produce the executable code.



#### Clock Controls

Clock management for the TAS3202 consists of two control structures:

- Master clock management
  - Oversees the selection of the clock frequencies for the 8051 microprocessor, the l<sup>2</sup>C controller, and the audio DSP core
  - The master clock (MCLK IN or XTAL IN) is the source for these clocks.
  - In most applications, the master clock drives an on-chip digital phase-locked loop (DPLL), and the DPLL output drives the microprocessor and audio DSP clocks.
  - Also available is the DPLL bypass mode, in which the high-speed master clock directly drives the microprocessor and audio DSP clocks.
- Serial audio port (SAP) clock management
  - Oversees SAP master/slave mode
  - Controls output of SCLKOUT, and LRCLK in the SAP master mode

Input pin MCLK\_IN or XTAL\_IN provides the master clock for the TAS3202. Within the TAS3202, these two inputs are combined by an OR gate and, thus, only one of these two sources can be active at any one time. The source that is not active must be logic 0.

The TAS3202 only supports dynamic sample-rate changes between any of the supported sample frequencies when a fixed-frequency master clock is provided. During dynamic sample-rate changes, the TAS3202 remains in normal operation and the register contents are preserved. To avoid producing audio artifacts during the sample-rate changes, a volume or mute control can be included in the application firmware that mutes the output signal during the sample-rate change. The fixed-frequency clock can be provided by a crystal attached to XTAL IN and XTAL OUT or an external 3.3-V fixed-frequency TTL source attached to MCLK IN.

When the TAS3202 is used in a system in which the master clock frequency (f<sub>MCLK</sub>) can change, the TAS3202 must be reset during the frequency change. In these cases, the procedure shown in Figure 5-1 should be used.

18





Figure 5-1. Master Clock Frequency (f<sub>MCLK</sub>) Change Procedure

When the serial audio port (SAP) is in the master mode, the SAP uses the XTAL\_IN master clock to drive the serial port clocks SCLK\_OUT and LRCLK. When the SAP is in the slave mode, MCLK\_IN, SCLK\_IN, and LRCLK\_IN are input clocks. SCLK\_OUT and LRCLK\_OUT are derived from SCLK\_IN and LRCLK\_IN, respectively.

See Clock Register (0x00), Section 9.1, for information on programming the clock register.

Table 5-1. TAS3202 MCLK and LRCLK Common Values (MCLK = 24.576 MHz or MCLK = 22.579 MHz)

| F <sub>S</sub><br>SAMPLE<br>RATE<br>(kHz) | CH PER<br>SDIN                             | MCLK/<br>LRCLK<br>RATIO<br>(x f <sub>s</sub> ) | MCLK<br>FREQ<br>(MHz) | SCLKIN<br>RATE<br>(× f <sub>S</sub> ) | SCLK_IN<br>FREQ<br>(MHz) | SCLK_OUT<br>RATE<br>(× f <sub>S</sub> ) | CH PER<br>SDOUT | LRCLK<br>(F <sub>S</sub> ) | PLL<br>MULTIPLI<br>ER | F <sub>DSPCLK</sub><br>(MHz) | f <sub>DSPCLK</sub> /f <sub>S</sub> |
|-------------------------------------------|--------------------------------------------|------------------------------------------------|-----------------------|---------------------------------------|--------------------------|-----------------------------------------|-----------------|----------------------------|-----------------------|------------------------------|-------------------------------------|
|                                           | Slave Mode, 2 Channels In, 2 Channels Out  |                                                |                       |                                       |                          |                                         |                 |                            |                       |                              |                                     |
| 44.1                                      | 2                                          | 512                                            | 22.579                | 64                                    | 2.822                    | 64                                      | 2               | 64                         | 5.5                   | 124.2                        | 2816                                |
| 48                                        | 2                                          | 256                                            | 24.576                | 64                                    | 3.072                    | 64                                      | 2               | 64                         | 5.5                   | 135.2                        | 2816                                |
|                                           | Master Mode, 2 Channels In, 2 Channels Out |                                                |                       |                                       |                          |                                         |                 |                            |                       |                              |                                     |
| 48                                        | 2                                          | 256                                            | 24.576                | N/A                                   | N/A                      | 64                                      | 2               | 64                         | 5.5                   | 135.2                        | 2816                                |



# 6 Microprocessor Controller

The 8051 microprocessor receives and distributes I<sup>2</sup>C write data, retrieves and outputs to the I<sup>2</sup>C bus controllers the required I<sup>2</sup>C read data, and participates in most processing tasks requiring multiframe processing cycles. The microprocessor has its own data RAM for storing intermediate values and queuing I<sup>2</sup>C commands, a fixed boot-program ROM, and a program RAM. The microprocessor boot program cannot be altered. The microprocessor controller has specialized hardware for I<sup>2</sup>C master and slave interface operation, volume updates, and a programmable interval timer interrupt.

The TAS3202 has a slave-only I<sup>2</sup>C interface that is compatible with the Inter IC (I<sup>2</sup>C) bus protocol and supports both 100-kbps and 400-kbps data-transfer rates for multiple 4-byte write and read operations (maximum is 20 bytes). The slave I<sup>2</sup>C control interface is used to program the registers of the device and to read device status.

The TAS3202 also has a master-only I<sup>2</sup>C interface that is compatible with the I<sup>2</sup>C bus protocol and supports 375-kbps data transfer rates for multiple 4-byte write and read operations (maximum is 20 bytes). The master I<sup>2</sup>C interface is used to load program and data from an external I<sup>2</sup>C EEPROM.

Once the microprocessor program memory has been loaded, it cannot be updated until the TAS3202 has been reset.

The master and slave I<sup>2</sup>C ports do not operate simultaneously.

When acting as an  $I^2C$  master, the data transfer rate is fixed at 375 kHz, assuming MCLK\_IN or XTAL\_IN = 24.576 MHz.

When acting as an I<sup>2</sup>C slave, the data transfer rate is determined by the I<sup>2</sup>C master device on the bus.

The I<sup>2</sup>C communication protocol for the I<sup>2</sup>C slave mode is shown in Figure 6-1.



Figure 6-1. I<sup>2</sup>C Slave-Mode Communication Protocol

### 6.1 8051 Microprocessor Addressing Mode

The 256 bytes of internal data memory address space is accessible using indirect addressing instructions (including stack operations). However, only the lower 128 bytes are accessible using direct addressing. The upper 128 bytes of direct address Data Memory space are used to access Extended Special Function Registers (ESFRs).



#### 6.1.1 Register Banks

There are four directly addressable register banks, only one of which may be selected at one time. The register banks occupy Internal Data Memory addresses from 00 hex to 1F hex.

## 6.1.2 Bit Addressing

The 16 bytes of Internal Data Memory that occupy addresses from 20 hex to 2F hex are bit addressable. SFRs that have addresses of the form 1XXXX000 binary are also bit addressable.

# 6.1.3 External Data Memory

External data memory occupies a 2K x 8 address space. This space contains the ESFRs. The ESFRs permit access and control of the hardware features and internal interfaces of the TAS3202.

# 6.1.4 Extended Special Function Registers (ESFRs)

ESFRs provide signals needed for the M8051 to control the different blocks in the device. ESFR is an extension to the M8051. Figure 6-2 shows how these registers are arranged.



Figure 6-2. ESFRs

# 6.1.5 Memory-Mapped Registers for DAP Data Memory

The following memory mapped registers are used for communication with the DAP.

Table 6-1. Memory-Mapped Registers

|   | 0x0300 Dither Seed |          | COMMENT                              |
|---|--------------------|----------|--------------------------------------|
|   |                    |          | Sets the dither seed value           |
|   |                    |          | Sets the starting address of the DAP |
| Ī | 0x0302             | Reserved | Reserved                             |

#### NOTE

TAS3202 has the same memory mapped registers distinction of upper and lower memory for these registers.

# 6.2 General I<sup>2</sup>C Operations

The I<sup>2</sup>C bus employs two signals, SDA (data) and SCL (clock), to communicate between integrated circuits in a system. Data is transferred on the bus serially one bit at a time. The address and data are transferred in byte (8-bit) format with the MSB transferred first. In addition, each byte transferred on the



bus is acknowledged by the receiving device with an acknowledge bit. Each transfer operation begins with the master device driving a start condition on the bus and ends with the master device driving a stop condition on the bus. The bus uses transitions on the data terminal (SDA) while the clock is HIGH to indicate a start and stop conditions. A HIGH-to-LOW transition on SDA indicates a start, and a LOW-to-HIGH transition indicates a stop. Normal data bit transitions must occur within the low time of the clock period. The master generates the 7-bit slave address and the read/write ( $R\overline{\text{VW}}$ ) bit to open communication with another device and then waits for an acknowledge condition. The slave holds SDA LOW during acknowledge clock period to indicate an acknowledgement. When this occurs, the master transmits the next byte of the sequence. Each device is addressed by a unique 7-bit slave address plus  $R\overline{\text{W}}$  bit (one byte). All compatible devices share the same signals via a bidirectional bus using a wired-AND connection. An external pullup resistor must be used for the SDA and SCL signals to set the HIGH level for the bus.

There is no limit on the number of bytes that can be transmitted between start and stop conditions. When the last word transfers, the master generates a stop condition to release the bus. Figure 6-3 shows the TAS3202 read and write operation sequences.

As shown in Figure 6-3, an I<sup>2</sup>C read transaction requires that the master device first issue a write transaction to give the TAS3202 the subaddress to be used in the read transaction that follows. This subaddress assignment write transaction is then followed by the read transaction. For write transactions, the subaddress is supplied in the first byte of data written, and this byte is followed by the data to be written. For I<sup>2</sup>C write transactions, the subaddress must always be included in the data written. There cannot be a separate write transaction to supply the subaddress, as was required for read transactions. If a subaddress-assignment-only write transaction is followed by a second write transaction supplying the data, erroneous behavior results. The first byte in the second write transaction is interpreted by the TAS3202 as another subaddress replacing the one previously written.

#### I<sup>2</sup>C READ TRANSACTION



#### I<sup>2</sup>C WRITE TRANSACTION



Figure 6-3. I<sup>2</sup>C Subaddress Access Protocol



### 6.3 I<sup>2</sup>C Slave-Mode Operation

The  $I^2C$  slave mode is the mode that is used to change configuration parameters during operation and to perform program and coefficient downloads from a master device. The coefficient download operation in slave mode can be used to replace the  $I^2C$  master-mode EEPROM download. The TAS3202 supports both random and sequential  $I^2C$  transactions. The TAS3202  $I^2C$  slave address is 011010xy, where the first six bits are the TAS3202 device address and bit x is CS0, which is set by the TAS3202 internal microprocessor at power up. Bit y is the  $R/\overline{W}$  bit. The pulldown resistance of CS0 creates a default 00 address when no connection is made to the pin. Table 6-1 and Table 6-3 show all the legal addresses for  $I^2C$  slave and master modes.

The multiword transfers always store first word on the bus at a lower RAM address and increment such that the last word in the transfer is stored with the highest target RAM address. Consecutive I<sup>2</sup>C frame transfers increment target address such that the data in the last transfer is last in target memory address space.

When the Memory Load Control Register (0x04) is written by the system controller, the TAS3202 updates the status register by setting a error bit to indicate an error for the memory type that is being loaded. This error bit is reset when the operation complete and a valid checksum has been received. For example, when the micro program memory is being loaded, the TAS3202 sets a micro program memory error indication in the status register at the start of the sequence. When the last byte of the micro program memory and checksum is received, the TAS3202 clears the micro program memory error indication. This enables the TAS3202 to preserve any error status indications that occur as a result of incomplete transfers of data/ checksum error during a series of data and program memory load operations.

The checksum is always contained in the last two bytes of the data block. The I<sup>2</sup>C slave download is terminated when a termination header with a zero-length byte-count file is received.

The status register always reflects status of EEPROM boot attempts, unless the user writes to the slave control register. A write to the slave boot control register causes the EEPROM status register to reflect slave boot attempt status.

Refer to Section 9.3 for formatting details.

#### **NOTE**

Once the micro program memory has been loaded, further updates to this memory are prohibited until the device is reset. The TAS3202 I<sup>2</sup>C block does respond to the broadcast address (00h).



#### Table 6-2. Slave Addresses

| BASE ADDRESS | CS0 | R/W | SLAVE ADDRESS |
|--------------|-----|-----|---------------|
| 0110 10      | 0   | 0   | 0x68          |
| 0110 10      | 0   | 1   | 0x69          |
| 0110 10      | 1   | 0   | 0x6A          |
| 0110 10      | 1   | 1   | 0x6B          |

Table 6-3. Master Addresses

| BASE ADDRESS | CS0 | R/W | MASTER ADDRESS |
|--------------|-----|-----|----------------|
| 1010 00      | 0   | 0   | 0xA0           |
| 1010 00      | 0   | 1   | 0xA1           |
| 1010 00      | 1   | 0   | 0xA2           |
| 1010 00      | 1   | 1   | 0xA3           |

The following is an example use of the  $I^2C$  master address to access an external EEPROM. The TAS3202 can address up to two EEPROMs depending on the state of CS0. Initially, the TAS3202 comes up in  $I^2C$  master mode. If it finds a memory such as the 24C512 EEPROM, it reads the headers and data as previously described. In this  $I^2C$  master mode, the TAS3202 addresses the EEPROMs as shown in Table 6-4 and Table 6-5.

Table 6-4. EEPROM Address I<sup>2</sup>C TAS3202 Master Mode = 0×A1/A0

| MSB |   |   |   |   | A0<br>(EEPROM) | CS0 | R/W |
|-----|---|---|---|---|----------------|-----|-----|
| 1   | 0 | 1 | 0 | 0 | 0              | 0   | 1/0 |

Table 6-5. EEPROM Address I<sup>2</sup>C TAS3202 Master Mode = 0×A3/A2

| MSB |   |   |   |   | A0<br>(EEPROM) | CS0 | R/W |
|-----|---|---|---|---|----------------|-----|-----|
| 1   | 0 | 1 | 0 | 0 | 0              | 1   | 1/0 |

# Random I<sup>2</sup>C Transactions

Supplying a subaddress for each subaddress transaction is referred to as random I<sup>2</sup>C addressing. For random I<sup>2</sup>C read commands, the TAS3202 responds with data, a byte at a time, starting at the subaddress assigned, as long as the master device continues to respond with acknowledges. If a given subaddress does not use all 32 bits, the unused bits are read as logic 0. I<sup>2</sup>C write commands, however, are treated in accordance with the data assignment for that address space. If a write command is received for a mixer subaddress, for example, the TAS3202 expects to see five 32-bit words. If fewer than five data words have been received when a stop command (or another start command) is received, the data received is discarded.



### Sequential I<sup>2</sup>C Transactions

The TAS3202 also supports sequential I<sup>2</sup>C addressing. For write transactions, if a subaddress is issued followed by data for that subaddress and the 15 subaddresses that follow, a sequential I<sup>2</sup>C write transaction has taken place, and the data for all 16 subaddresses is successfully received by the TAS3202. For I<sup>2</sup>C sequential write transactions, the subaddress then serves as the start address and the amount of data subsequently transmitted, before a stop or start is transmitted, determines how many subaddresses are written to. As was true for random addressing, sequential addressing requires that a complete set of data be transmitted. If only a partial set of data is written to the last subaddress, the data for the last subaddress is discarded. However, all other data written is accepted; just the incomplete data is discarded.

Sequential read transactions do not have restrictions on outputting only complete subaddress data sets.

If the master does not issue enough data-received acknowledges to receive all the data for a given subaddress, the master device simply does not receive all the data.

If the master device issues more data-received acknowledges than required to receive the data for a given subaddress, the master device simply receives complete or partial sets of data, depending on how many data-received acknowledges are issued from the subaddress(es) that follow. I<sup>2</sup>C read transactions, both sequential and random, can impose I<sup>2</sup>C clock stretching.

### 6.3.1 Multiple-Byte Write

Multiple data bytes are transmitted by the master device to slave as shown in Figure 6-4. After receiving each data byte, the TAS3202 responds with an acknowledge bit.



Figure 6-4. Multiple-Byte Write Transfer

#### 6.3.2 Multiple-Byte Read

Multiple data bytes are transmitted by the TAS3202 to the master device as shown in Figure 6-5. Except for the last data byte, the master device responds with an acknowledge bit after receiving each data byte.



Figure 6-5. Multiple-Byte Read Transfer

#### 6.4 I<sup>2</sup>C Master-Mode Device Initialization

I<sup>2</sup>C master-mode operation is enabled following a reset or power-on reset. Master-mode I<sup>2</sup>C transactions do not start until the I<sup>2</sup>C bus is idle.

Microprocessor Controller



The TAS3202 uses the master mode to download from EEPROM the memory contents for the microprocessor program memory, microprocessor extended memory, audio DSP core program memory, audio DSP core coefficient memory, and audio DSP core data memory.

The TAS3202, when operating as an I<sup>2</sup>C master, can execute a complete download of any internal memory or any section of any internal memory without requiring any wait states.

The TAS3202 generates a repeated start without an intervening stop command while downloading program and memory data from EEPROM. When a repeated start is sent to the EEPROM in read mode, the EEPROM enters a sequential read mode to transfer large blocks of data quickly.

The TAS3202 queries the bus for an I<sup>2</sup>C EEPROM at address 1010xxx. The value xxx can be chip select, other information, or don't cares, depending on the EEPROM selected.

The first action of the TAS3202 as master is to transmit a start condition along with the device address of the I<sup>2</sup>C EEPROM with the read/write bit cleared (0) to indicate a write. The EEPROM acknowledges the address byte, and the TAS3202 sends a subaddress byte, which the EEPROM acknowledges. Most EEPROMs have at least 2-byte addresses and acknowledge as many as are appropriate. At this point, the EEPROM sends a last acknowledge and becomes a slave transmitter. The TAS3202 acknowledges each byte repeatedly to continue reading each data byte that is stored in memory.

The memory load information starts with reading the header and data information that starts at subaddress 0 of the EEPROM. This information must then be stored in sequential memory addresses with no intervening gaps. The data blocks are contiguous blocks of data that immediately follow the header locations.

The TAS3202 memory data can be stored and loaded in (almost) any order. Additionally, this addressing scheme permits portions of the TAS3202 internal memories to be loaded.

#### I<sup>2</sup>C EEPROM Memory Map



Figure 6-6. EEPROM Address Map



The TAS3202 sequentially reads EEPROM memory and loads its internal memory, unless it does not find a valid memory header block, is not able to read the next memory location because the end of memory was reached, detects a checksum error, or reads an end-of-program header block. When it encounters an invalid header or read error, the TAS3202 attempts to read the header or memory location three times before it determines that it has an error. If the TAS3202 encounters a checksum error, it attempts to reread the entire block of memory two more times before it determines that it has an error.

Once the microprocessor program memory has been loaded, it cannot be reloaded until the TAS3202 has been reset.

If an error is encountered, TAS3202 terminates its memory-load operation, loads the default configuration from ROM, and disables further master I<sup>2</sup>C bus operations.

If an end-of-program data block is read, the TAS3202 has completed the initial program load.

The I<sup>2</sup>C master mode uses the starting and ending I<sup>2</sup>C checksums to verify a proper EEPROM download. The first 16-bit data word received from the EEPROM, the I<sup>2</sup>C checksum at subaddress 0x00, is stored and compared against the 16-bit data word received for the last subaddress, the ending I<sup>2</sup>C checksum, and the checksum that is computed during the download. These three values must be equal. If the read and computed values do not match, the TAS3202 sets the memory read error bits in the status register and repeats the download from the EEPROM two more times. If the comparison check fails the third time, the TAS3202 sets the microprocessor program to the default value.

Table 6-6 shows the format of the EEPROM or other external memory load file. Each line of the file is a byte (in ASCII format). The checksum is the summation of all the bytes (with beginning and ending checksum fields = 00). The final checksum inserted into the checksum field is the lowest significant four bytes of the checksum.

#### Example:



10h

20h

30h

40h

50h

60h

70h

80h

The checksum = 10h + 20h + 30h + 30h + 40h + 50h + 60h + 70h + 80h = 240h, so

the values put in the checksum fields are MS byte = 02h and LS byte = 40h.

If the checksum is >FFFFh, then the 2-byte checksum field is the least-significant 2 bytes.

For example, if the checksum is 1D 45B6h, the checksum field is MS byte = 45h and LS byte = B6h.



# Table 6-6. TAS3202 Memory Block Structures

| STARTING<br>BYTE | DATA BLOCK FORMAT                           | SIZE          | NOTES                                                                                                                                                                                                                                                                                                                                            |  |  |
|------------------|---------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 12-Byte Head     | er Block                                    |               |                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 0                | Checksum code MS byte                       | 2 bytes       | Checksum of bytes 2 through N + 12.                                                                                                                                                                                                                                                                                                              |  |  |
| U                | Checksum code LS byte                       | 2 bytes       | If this is a termination header, this value is 00 00                                                                                                                                                                                                                                                                                             |  |  |
|                  | Header ID byte $1 = 0x00$                   |               | Must be 0x001F for the TAS3202 to load as part of                                                                                                                                                                                                                                                                                                |  |  |
| 2                | Header ID byte 2 = 0x1F                     | 2 bytes       | initialization. Any other value terminates the initialization memory load sequence.                                                                                                                                                                                                                                                              |  |  |
| 4                | Memory to be loaded                         | 1 byte        | 0x00 – Microprocessor program memory or termination header 0x01 – Microprocessor external data memory 0x02 – Audio DSP core program memory 0x03 – Audio DSP core coefficient memory 0x04 – Audio DSP core data memory 0x05–06 – Audio DSP upper program memory 0x07 – Audio DSP upper coefficient memory 0x08–FF – Reserved for future expansion |  |  |
| 5                | 0x00                                        | 1 byte        | Unused                                                                                                                                                                                                                                                                                                                                           |  |  |
| 6                | Start TAS3202 memory address MS byte        | 2 hyton       | If this is a termination bonder, this value is 0000                                                                                                                                                                                                                                                                                              |  |  |
| 6                | Start TAS3202 memory address LS byte        | 2 bytes       | If this is a termination header, this value is 0000.                                                                                                                                                                                                                                                                                             |  |  |
| 0                | Total number of bytes transferred MS byte   | 2 hydaa       | 12 + data bytes + last checksum bytes. If this is a                                                                                                                                                                                                                                                                                              |  |  |
| 8                | Total number of bytes transferred LS byte   | 2 bytes       | termination header, this value is 0000.                                                                                                                                                                                                                                                                                                          |  |  |
| 10               | 0x00                                        | 1 bytes       | Unused                                                                                                                                                                                                                                                                                                                                           |  |  |
| 11               | 0x00                                        | 1 bytes       | Unused                                                                                                                                                                                                                                                                                                                                           |  |  |
| Data Block fo    | r Microprocessor Program or Data Memory (Fo | ollowing 12-B | syte Header)                                                                                                                                                                                                                                                                                                                                     |  |  |
|                  | Data byte 1 (LS byte)                       |               |                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 12               | Data byte 2                                 | 4 bytes       | 1–4 microprocessor bytes                                                                                                                                                                                                                                                                                                                         |  |  |
| 12               | Data byte 3                                 | 4 Dytes       | 1–4 microprocessor bytes                                                                                                                                                                                                                                                                                                                         |  |  |
|                  | Data byte 4 (MS byte)                       |               |                                                                                                                                                                                                                                                                                                                                                  |  |  |
|                  | Data byte 5                                 |               |                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 16               | Data byte 6                                 | 4 bytoo       | E 9 migrapropagar butos                                                                                                                                                                                                                                                                                                                          |  |  |
| 10               | Data byte 7                                 | 4 bytes       | 5–8 microprocessor bytes                                                                                                                                                                                                                                                                                                                         |  |  |
|                  | Data byte 8                                 |               |                                                                                                                                                                                                                                                                                                                                                  |  |  |
|                  | •                                           |               |                                                                                                                                                                                                                                                                                                                                                  |  |  |
|                  | •                                           |               |                                                                                                                                                                                                                                                                                                                                                  |  |  |
|                  | •                                           |               |                                                                                                                                                                                                                                                                                                                                                  |  |  |
|                  | Data byte 4×(Z − 1) + 1                     |               |                                                                                                                                                                                                                                                                                                                                                  |  |  |
| N . O            | Data byte 4x(Z − 1) + 2                     | 1 h: +05      |                                                                                                                                                                                                                                                                                                                                                  |  |  |
| N + 8            | Data byte 4x(Z − 1) + 3                     | 4 bytes       |                                                                                                                                                                                                                                                                                                                                                  |  |  |
|                  | Data byte $4x(Z-1) + 4 = N$                 |               |                                                                                                                                                                                                                                                                                                                                                  |  |  |
|                  | 0x00                                        |               |                                                                                                                                                                                                                                                                                                                                                  |  |  |
| N . 40           | 0x00                                        | 4 h           | Deposited shooting to the Others of N . 44                                                                                                                                                                                                                                                                                                       |  |  |
| N + 12           | Checksum code MS byte                       | 4 bytes       | Repeated checksum bytes 2 through N + 11                                                                                                                                                                                                                                                                                                         |  |  |
|                  | Checksum code LS byte                       | 1             |                                                                                                                                                                                                                                                                                                                                                  |  |  |



# Table 6-6. TAS3202 Memory Block Structures (continued)

| STARTING<br>BYTE | DATA BLOCK FORMAT                                                                                                                                                                                            | SIZE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | NOTES                                           |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--|
|                  | udio DSP Core Coefficient Memory (Foll                                                                                                                                                                       | owing 12-Byte H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | eader)                                          |  |
|                  | Data byte 1 (LS byte)                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Coefficient word 1 (valid data in D27–D0) D7–D0 |  |
|                  | Data byte 2                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | D15-D8                                          |  |
| 12               | Data byte 3                                                                                                                                                                                                  | 4 bytes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | D23-D16                                         |  |
|                  | Data byte 4 (MS byte)                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | D31-D24                                         |  |
|                  |                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |
|                  | ·                                                                                                                                                                                                            | A bytes  4 bytes  Coefficient word 1 (valid data in D27–D0) D7–D0  D15–D8  D23–D16  D31–D24  4 bytes  Coefficient word 2  4 bytes  Coefficient word 2  A bytes  Coefficient word Z  N  A bytes  Repeated checksum bytes 2 through N + 11  Bata word 1 D7–D0  D15–D8  D23–D16  D31–D24  A bytes  Coefficient word Z  N  A bytes  A bytes  Coefficient word Z  Data word 1 D7–D0  D15–D8  D23–D16  D31–D24  D39–D32  D47–D40  A bytes  A bytes  A bytes  A bytes  A bytes  A bytes  Data word 1 D7–D0  D15–D8  D23–D16  D31–D24  D39–D32  D47–D40  A bytes  A bytes  A bytes  A bytes  A bytes  A bytes  Data Z                                                                                                                                                                                                                                                                                                                          |                                                 |  |
| 16               | Data byte 7                                                                                                                                                                                                  | 4 bytes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Coefficient word 2                              |  |
|                  | DATA BLOCK FORMAT         SIZE         NOTES           Audio DSP Core Coefficient Memory (Following 12-Byte Header)         Coefficient word 1 (valid data in D27-D0) D7-D D7-D D7-D D7-D D7-D D7-D D7-D D7- |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |
|                  | •                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |
|                  | •                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |
|                  | •                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |
|                  | Data byte 4×(Z – 1) + 1                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |
|                  |                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |
| N + 8            |                                                                                                                                                                                                              | 4 bytes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Coefficient word Z                              |  |
|                  | Data byte $4 \times (Z - 1) + 4 = N$                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |
|                  | 0x00                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Repeated checksum bytes 2 through N + 11        |  |
|                  | 0x00                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |
| N + 12           | Checksum code MS byte                                                                                                                                                                                        | 4 bytes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                 |  |
|                  | Checksum code LS byte                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |
| Data Block for A | udio DSP Core Data Memory (Following                                                                                                                                                                         | 12-Byte Header)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |
|                  | Data byte 1 (LS byte)                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Data word 1 D7–D0                               |  |
|                  | Data byte 2                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | D15-D8                                          |  |
|                  | Data byte 3                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | D23-D16                                         |  |
| 12               | Data byte 4                                                                                                                                                                                                  | DSP Core Coefficient Memory (Following 12-Byte Header)  Data byte 1 (LS byte)  Data byte 2  Data byte 3  Data byte 4 (MS byte)  Data byte 5  Data byte 6  Data byte 8    Data byte 8   Data byte 4x(Z - 1) + 1  Data byte 4x(Z - 1) + 4 = N  0x00  0x00  Checksum code MS byte  Checksum code LS byte  Data byte 3  Data byte 4  Data byte 6  Data byte 4x(Z - 1) + 2  Data byte 9  Data byte 5  Data byte 5  Data byte 6  Data byte 4x(Z - 1) + 2  Data byte 4x(Z - 1) + 2 = N  0x00  0x00  Checksum code LS byte  DSP Core Data Memory (Following 12-Byte Header)  Data byte 1 (LS byte)  Data byte 4  Data byte 5  Data byte 7  Data byte 8  Data byte 7  Data byte 8  Data byte 9  Data byte 10  Data byte 11  Data byte 12  •  •  •  Data byte 6x(Z - 1) + 1  Data byte 6x(Z - 1) + 2  Data byte 6x(Z - 1) + 2  Data byte 6x(Z - 1) + 2  Data byte 6x(Z - 1) + 3 | D31-D24                                         |  |
|                  | Data byte 5                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | D39-D32                                         |  |
|                  | Data byte 6 (MS byte)                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | D47-D40                                         |  |
|                  | Data byte 7                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |
|                  | Data byte 8                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |
|                  | Data byte 9                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |
| 18               | Data byte 10                                                                                                                                                                                                 | 6 bytes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Data 2                                          |  |
|                  | Data byte 11                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |
|                  | Data byte 12                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |
|                  | •                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |
|                  | •                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |
|                  | •                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |
|                  | Data byte 6×(Z − 1) + 1                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |
|                  | Data byte 6×(Z − 1) + 2                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |
|                  | Data byte 6×(Z − 1) + 3                                                                                                                                                                                      | C h. 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Data 7                                          |  |
| NI . C           | 6 bV                                                                                                                                                                                                         | o bytes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Data Z                                          |  |
| N + 6            | Data byte $6 \times (Z - 1) + 4$                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |
| N + 6            |                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |  |



# Table 6-6. TAS3202 Memory Block Structures (continued)

| STARTING<br>BYTE | DATA BLOCK FORMAT                    | SIZE            | NOTES                                       |  |  |
|------------------|--------------------------------------|-----------------|---------------------------------------------|--|--|
|                  | 0x00                                 |                 |                                             |  |  |
|                  | 0x00                                 |                 |                                             |  |  |
| N . 40           | 0x00                                 | 6 hydaa         | Deposted sheekeyn bytes 2 through N + 44    |  |  |
| N + 12           | 0x00                                 | 6 bytes         | Repeated checksum bytes 2 through N + 11    |  |  |
|                  | Checksum code MS byte                |                 |                                             |  |  |
|                  | Checksum code LS byte                |                 |                                             |  |  |
| Data Block for A | udio DSP Core Program Memory (Follow | ing 12-Byte Hea | ader)                                       |  |  |
|                  | Program byte 1 (LS byte)             |                 | Program word 1 (valid data in D53-D0) D7-D0 |  |  |
|                  | Program byte 2                       |                 | D15-D8                                      |  |  |
|                  | Program byte 3                       |                 | D23-D16                                     |  |  |
| 12               | Program byte 4                       | 7 bytes         | D31-D24                                     |  |  |
|                  | Program byte 5                       |                 | D39-D32                                     |  |  |
|                  | Program byte 6                       |                 | D47-D40                                     |  |  |
|                  | Program byte 7 (MS byte)             |                 | D55-D48                                     |  |  |
|                  | Program byte 8                       |                 |                                             |  |  |
|                  | Program byte 9                       |                 |                                             |  |  |
|                  | Program byte 10                      |                 |                                             |  |  |
| 19               | Program byte 11                      | 7 bytes         | Program word 2                              |  |  |
|                  | Program byte 12                      |                 |                                             |  |  |
|                  | Program byte 14                      |                 |                                             |  |  |
|                  | Program byte 15                      |                 |                                             |  |  |
|                  | •                                    |                 |                                             |  |  |
|                  | •                                    |                 |                                             |  |  |
|                  | •                                    |                 |                                             |  |  |
|                  | Program byte $7 \times (Z - 1) + 1$  |                 |                                             |  |  |
|                  | Program byte $7 \times (Z - 1) + 2$  |                 |                                             |  |  |
|                  | Program byte $7 \times (Z - 1) + 3$  |                 |                                             |  |  |
| N + 5            | Program byte $7x(Z - 1) + 4$         | 7 bytes         | Program word Z                              |  |  |
|                  | Program byte $7x(Z - 1) + 5$         |                 |                                             |  |  |
|                  | Program byte $7x(Z - 1) + 6$         |                 |                                             |  |  |
|                  | Program byte $7x(Z-1) + 7 = N$       |                 |                                             |  |  |
|                  | 0x00                                 |                 |                                             |  |  |
|                  | 0x00                                 |                 |                                             |  |  |
|                  | 0x00                                 |                 |                                             |  |  |
| N + 12           | 0x00                                 | 7 bytes         | Repeated checksum bytes 2 through N + 11    |  |  |
|                  | 0x00                                 |                 |                                             |  |  |
|                  | Checksum code MS byte                |                 |                                             |  |  |
|                  | Checksum code LS byte                |                 |                                             |  |  |



# Table 6-6. TAS3202 Memory Block Structures (continued)

| STARTING<br>BYTE       | DATA BLOCK FORMAT                                | SIZE    | NOTES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|------------------------|--------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 20-Byte Term           | nination Block (Last Block of Entire Load Block) |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| D 40                   | 0x00                                             | 0 6.455 | First 2 hydro of townsing time block and abuse 20,0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| B <sub>LAST</sub> – 19 | 0x00                                             | 2 bytes | bytes First 2 bytes of termination block are always 0x0000.  bytes Second 2 bytes are always 0x001F.  byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| D 17                   | 0x00                                             | 2 hutaa | Constitution of the consti |  |  |
| B <sub>LAST</sub> – 17 | 0x1F                                             | 2 bytes | Second 2 bytes are always 0x001F.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| B <sub>LAST</sub> – 15 | 0x00                                             | 1 byte  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| B <sub>LAST</sub> - 14 | 0x00                                             | 1 byte  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|                        | •                                                |         | Lost 16 bytes must each be 0v00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|                        | •                                                |         | Last 16 bytes must each be 0x00.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|                        | •                                                |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| B <sub>LAST</sub>      | B <sub>LAST</sub> 0x00                           |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |



# 7 Digital Audio Processor (DAP) Arithmetic Unit

The DAP arithmetic unit is a fixed-point computational engine consisting of an arithmetic unit and data and coefficient memory blocks. The primary features of the DAP are:

- Two-pipe parallel processing architecture
  - 48-bit data path with 76-bit accumulator
  - Hardware single cycle multiplier (28×48)
  - Three 48-bit general-purpose data registers and one 28-bit coefficient register
  - Four simultaneous operations per machine cycle
  - Shift right, shift left, and bimodal clip
  - Log2/Alog2
  - Magnitude Truncation
- Hardware acceleration units
  - Soft volume controller
  - Delay memory
  - Dither generator
  - Log2/2× estimator
- 1024 + 768 dual-port ports words of data (24 and 48 bits, respectively)
- 1228 words of coefficient memory (28 bits)
- 3K word of program RAM (55 bits)
- 5.88K words of 24-bits delay memory (1.22 ms)
- Coefficient RAM, data RAM, LFSR seed, program counter, and memory pointers are all mapped into the same memory space for convenient addressing by the microcontroller.
- · Memory interface block contains four pointers, two for data memory and two for coefficient memory.





Figure 7-1. DSP Core Block Diagram



#### 7.1 DAP Instructions Set

Please see this information in the *TAS3xxx DAS Instruction Set Reference Guide*, available to those registered to the TAS3xxx-PurePath Studio Extranet.

#### 7.2 DAP Data Word Structure

Figure 7-2 shows the data word structure of the DAP arithmetic unit. Eight bits of overhead or guard bits are provided at the upper end of the 48-bit DAP word, and 16 bits of computational precision or noise bits are provided at the lower end of the 48-bit word. The incoming digital audio words are all positioned with the MSB abutting the 8-bit overhead/guard boundary. The sign bit in bit 39 indicates that all incoming audio samples are treated as signed data samples The arithmetic engine is a 48-bit (25.23 format) processor consisting of a general-purpose 76-bit ALU and function-specific arithmetic blocks. Multiply operations (excluding the function-specific arithmetic blocks) always involve 48-bit DAP words and 28-bit coefficients (usually I<sup>2</sup>C programmable coefficients). If a group of products is to be added together, the 76-bit product of each multiplication is applied to a 76-bit adder, where a DSP-like multiply-accumulate (MAC) operation takes place. Biquad filter computations use the MAC operation to maintain precision in the intermediate computational stages.



Figure 7-2. Arithmetic Unit Data Word Structure

To maximize the linear range of the 76-bit ALU, saturation logic is not used. In MAC computations, intermediate overflows are permitted, and it is assumed that subsequent terms in the computation flow correct the overflow condition (see Figure 7-3). The DAP memory banks include a dual port data RAM for storing intermediate results, a coefficient RAM, and a fixed program ROM. Only the coefficient RAM, accessible via the I<sup>2</sup>C bus, is available to the user.



Figure 7-3. DSP ALU Operation With Intermediate Overflow





Figure 7-4. DAP Data-Path Data Representation



# **Electrical Specifications**

#### Absolute Maximum Ratings(1) 8.1

over operating temperature range (unless otherwise noted)

| 0.0. op.         | orating temperature range               | (amous surermes metal)        |                                |
|------------------|-----------------------------------------|-------------------------------|--------------------------------|
| DVDD             | Digital supply voltage range            |                               | –0.5 V to 3.8 V                |
| AVDD             | Analog supply voltage range             |                               | –0.5 V to 3.8 V                |
| VI               | Input voltage range                     | 3.3-V TTL                     | -0.5 V to DVDD + 0.5 V         |
|                  |                                         | 1.8 V LVCMOS (XTLI)           | −0.5 V to 2.3 V                |
| .,               | Output voltage range                    | 3.3 V TTL                     | -0.5 V to DVDD + 0.5 V         |
| Vo               |                                         | 1.8 V LVCMOS (XTLO)           | -0.5 V to 2.3 V <sup>(2)</sup> |
| I <sub>IK</sub>  | Input clamp current (V <sub>I</sub> < 0 | or V <sub>I</sub> > DVDD)     | ±20 μA                         |
| I <sub>OK</sub>  | Output clamp current (V <sub>O</sub>    | < 0 or V <sub>O</sub> > DVDD) | ±20 μA                         |
| T <sub>A</sub>   | Operating free-air temperature range    |                               | 0°C to 70°C                    |
| T <sub>stg</sub> | Storage temperature range               |                               | −65°C to 150°C                 |

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- VR\_ANA is derived from TAS3202 internal 1.8-V voltage regulator. This terminal must not be used to power external devices. VR\_DIG is derived from TAS3202 internal 1.8-V voltage regulator. This terminal must not be used to power external devices.
- VR\_PLL is derived from TAS3202 internal 1.8-V voltage regulator. This terminal must not be used to power external devices.

#### **Package Dissipation Ratings** 8.2

| P/           | ACKAGE DESCRIPT | ION                   | T <sub>A</sub> ≤ 25°C | DERATING FACTOR                        | T <sub>A</sub> = 70°C<br>POWER RATING<br>(mW) |  |
|--------------|-----------------|-----------------------|-----------------------|----------------------------------------|-----------------------------------------------|--|
| PACKAGE TYPE | PIN COUNT       | PACKAGE<br>DESIGNATOR | POWER RATING<br>(mW)  | ABOVE T <sub>A</sub> = 25°C<br>(mW/°C) |                                               |  |
| TQFP         | 64              | PAG                   | 1869                  | 23.36                                  | 818                                           |  |

#### 8.3 **Recommended Operating Conditions**

|                |                                   |                       | MIN | NOM | MAX       | UNIT |
|----------------|-----------------------------------|-----------------------|-----|-----|-----------|------|
| DVDD           | Digital supply voltage            |                       | 3   | 3.3 | 3.6       | V    |
| AVDD           | Analog supply voltage             |                       | 3   | 3.3 | 3.6       | V    |
| V              | Lligh lovel input voltage         | 3.3-V TTL             | 2   |     |           | ٧    |
| $V_{IH}$       | High-level input voltage          | 1.8-V LVCMOS (XTL_IN) | 1.2 |     |           |      |
| V              | Low-level input voltage           | 3.3-V TTL             |     |     | 0.8       | V    |
| $V_{IL}$       |                                   | 1.8-V LVCMOS (XTL_IN) |     |     | 0.5       |      |
| T <sub>A</sub> | Operating ambient air temperature |                       | 0   | 25  | 70        | °C   |
| TJ             | Operating junction temperature    |                       | 0   |     | 105       | °C   |
|                | Analog differential input         |                       | 2   |     | $V_{RMS}$ |      |
|                |                                   | Resistance            |     | 10  |           | kΩ   |
|                | Analog output load                | Capacitance           |     | 100 |           | pF   |

Pin XTAL\_OUT is the only TAS3202 output that is derived from the internal 1.8-V logic supply. The absolute maximum rating listed is for reference; only a crystal should be connected to XTAL\_OUT.



#### 8.4 Electrical Characteristics

over recommended operating conditions (unless otherwise noted)

|                        | PARAMETER                                                       |                           | TEST CONDITIONS                         | MIN  | TYP | MAX  | UNIT |
|------------------------|-----------------------------------------------------------------|---------------------------|-----------------------------------------|------|-----|------|------|
|                        |                                                                 | 3.3-V TTL                 | $I_{OH} = -4 \text{ mA}$                | 2.4  |     |      |      |
| V <sub>OH</sub>        | High-level output voltage                                       | 1.8-V LVCMOS<br>(XTL_OUT) | $I_{OH} = -0.55 \text{ mA}$             | 1.44 |     |      | V    |
|                        |                                                                 | 3.3-V TTL                 |                                         |      |     | 0.5  |      |
| $V_{OL}$               | Low-level output voltage 1.8-V LVCMOS (XTL_OUT)                 |                           | I <sub>OL</sub> = 0.75 mA               |      |     | 0.4  | V    |
| l <sub>oz</sub>        | High-impedance output current                                   | 3.3-V TTL                 | $V_I = V_{IL}$                          |      |     | ±20  | μΑ   |
|                        | 3.3-V TTL                                                       | $V_I = V_{IL}$            |                                         |      | ±20 |      |      |
| I <sub>IL</sub>        | Low-level input current                                         | 1.8-V LVCMOS<br>(XTL_IN)  | $V_I = V_{IL}$                          |      |     | ±20  | μA   |
| I <sub>IH</sub> High-l |                                                                 | 3.3-V TTL                 | $V_I = V_{IH}$                          |      |     |      |      |
|                        | High-level input current 1.8-V LVCMOS $V_I = V_{IH}$ $(XTL_IN)$ |                           |                                         |      | ±20 | μA   |      |
| I <sub>DVDD</sub>      | Digital supply current                                          | Normal operation          | MCLK_IN = 24.576 MHz,<br>LRCLK = 48 kHz |      | 130 |      | mA   |
| I <sub>AVDD</sub>      | Analog supply current                                           | Normal operation          | MCLK_IN = 24.576 MHz,<br>LRCLK = 48 kHz |      | 60  |      | mA   |
| Power                  |                                                                 | Normal operation          | MCLK_IN = 24.576 MHz,<br>LRCLK = 48 kHz |      | 627 |      | mW   |
| Dissipation            | Digital and analog supply current                               | Ctanadhu na ada           | With voltage regulators on              |      | 23  |      | mW   |
| (Total)                | 0 0 11 1                                                        | Standby mode              | With voltage regulators off             |      | 825 |      | μW   |
|                        |                                                                 | Reset mode                |                                         |      | 20  |      | mW   |
| VR_ANA                 | Internal voltage regulator – analog                             |                           |                                         | 1.6  | 1.8 | 1.98 | V    |
| VR_PLL                 | Internal voltage regulator – PLL                                |                           |                                         | 1.6  | 1.8 | 1.98 | V    |
| VR_DIG                 | Internal voltage regulator – digital                            |                           |                                         | 1.6  | 1.8 | 1.98 | V    |



### 8.5 Audio Specifications

 $T_A = 25$ °C, AVDD = 3.3 V, DVDD = 3.3 V, Fs = 48 kHz, 1-kHz sine wave full scale, over operating free-air temperature range (unless otherwise noted)

| F                                         | PARAMETER                            |                | TEST CONDITIONS                                                     | MIN TYP              | MAX | UNIT      |
|-------------------------------------------|--------------------------------------|----------------|---------------------------------------------------------------------|----------------------|-----|-----------|
| Overall performance:<br>input ADC – DAP – | Dynamic range                        |                | Evaluation module, A-weighted,<br>-60 dB with respect to full scale | 100                  |     | dB        |
| DAC – line out                            | THD+N                                |                | Evaluation module, –3 dB with respect to full scale                 | 101                  |     | dB        |
|                                           | Dynamic range                        |                | A-weighted, -60 dB with respect to full scale                       | 102                  |     | dB        |
|                                           | THD+N                                |                | -4 dB with respect to full scale                                    | 93                   |     | dB        |
| ADC section                               | Crosstalk                            |                | One channel = -3 dB,<br>Other channel = 0 V                         | 84                   |     | dB        |
|                                           | Power supply r                       | ejection ratio | 1 kHz, 100 mVpp on AVDD                                             | 57                   |     | dB        |
|                                           | Input resistance                     | е              |                                                                     | 20                   |     | kΩ        |
|                                           | Input capacitar                      | ice            |                                                                     | 10                   |     | pF        |
|                                           | Pass-band edg                        | е              |                                                                     | 0.45Fs               |     | Hz        |
| ADC decimation filter                     | Pass-band ripp                       | le             |                                                                     | ±0.01                |     | dB        |
|                                           | Stop-band edg                        | е              |                                                                     | 0.55Fs               |     | Hz        |
|                                           | Stop-band atte                       | nuation        |                                                                     | 100                  |     | dB        |
|                                           | Group delay                          |                |                                                                     | 37÷Fs                |     | Sec       |
|                                           | Differential full-<br>output voltage | scale          |                                                                     | 2                    |     | $V_{RMS}$ |
|                                           | Dynamic range                        |                | A-weighted, -60 dB with respect to full scale                       | 105                  |     | dB        |
|                                           | THD+N                                |                | -1-dBFS input, 0-dB gain                                            | 95                   |     | dB        |
| DAC section                               |                                      | DAC to ADC     | One channel –3 dBFS,<br>Other channel 0 V                           | 84                   |     | dB        |
|                                           | Crosstalk                            | ADC to DAC     | One channel –3 dB,<br>Other channel 0 V                             | 84                   |     | dB        |
|                                           |                                      | DAC to DAC     | One channel –3 dBFS;<br>Other channel 0 V                           | 84                   |     | dB        |
|                                           | Power-supply r                       | ejection ratio | 1 kHz, 100 mVpp on AVDD                                             | 56                   |     | dB        |
|                                           | DC offset                            |                | With respect to V <sub>REF</sub>                                    |                      |     | mV        |
|                                           | Pass-band edg                        | е              |                                                                     | 0.45Fs               |     | Hz        |
|                                           | Pass-band ripp                       | le             |                                                                     | ±0.06                |     | dB        |
| DAC interpolation filter                  | Transition band                      | 1              |                                                                     | 1.45 Fs to<br>0.55Fs |     | Hz        |
| •                                         | Stop-band edg                        | e              |                                                                     | 7.4Fs                |     | Hz        |
|                                           | Stop-band atte                       | nuation        |                                                                     | -65                  |     | dB        |
|                                           | Filter group del                     | ay             |                                                                     | 21÷Fs                |     | Sec       |





Figure 8-1. Frequency Response (ADC-DAC)



Figure 8-2. THD+N (ADC-DAC)



#### 8.6 **Timing Characteristics**

The following sections describe the timing characteristics of the TAS3202.

#### 8.7 **Master Clock**

over recommended operating conditions (unless otherwise noted)

|                         | PARAMETE                                   | R                           | TEST<br>CONDITIONS     | MIN                   | TYP                   | MAX                   | UNIT |
|-------------------------|--------------------------------------------|-----------------------------|------------------------|-----------------------|-----------------------|-----------------------|------|
| f <sub>(XTAL_IN)</sub>  | Frequency, XTAL_IN (1/ t <sub>c(1)</sub> ) |                             | See (1)                |                       | 512Fs                 |                       | Hz   |
| t <sub>c(1)</sub>       | Cycle time, XTAL_IN                        |                             |                        |                       | 1÷512Fs               |                       | Sec  |
| f <sub>(MCLK_IN)</sub>  | Frequency, MCLK_IN (1/ t <sub>c(2)</sub> ) |                             |                        |                       | 512Fs                 |                       | Hz   |
| t <sub>w(MCLK_IN)</sub> | Pulse duration, MCLK_IN high               | า                           | See (2)                | 0.4 t <sub>c(2)</sub> | 0.5 t <sub>c(2)</sub> | 0.6 t <sub>c(2)</sub> | ns   |
|                         | Crystal frequency deviation                |                             |                        |                       |                       | 50                    | ppm  |
| f <sub>(MCLKO)</sub>    | Frequency, MCLKO (1/ t <sub>c(3)</sub> )   |                             |                        |                       | 256Fs                 |                       | Hz   |
| t <sub>r(MCLKO)</sub>   | Rise time, MCLKO                           |                             | C <sub>L</sub> = 30 pF |                       |                       | 15                    | ns   |
| t <sub>f(MCLKO)</sub>   | Fall time, MCLKO                           |                             | C <sub>L</sub> = 30 pF |                       |                       | 15                    | ns   |
| t <sub>w(MCLK_IN)</sub> | Pulse duration, MCLKO high                 |                             | See (3)                |                       | H <sub>MCLKO</sub>    |                       | ns   |
|                         | MOLIZO "Harr                               | XTAL_IN master clock source |                        |                       | 80                    |                       |      |
|                         | MCLKO jitter                               | MCLK_IN master clock source | See (4)                |                       |                       |                       | ps   |
|                         | Delay time, MCLK_IN rising                 | MCLKO = MCLK_IN             | See (5)                |                       |                       | 20                    |      |
| t <sub>d(MI-MO)</sub>   | edge to MCLKO rising edge                  | MCLKO < MCLK_IN             | See (5) (6)            | 20                    |                       | 20                    | ns   |

- Duty cycle is 50/50.
- Period of MCLK\_IN = T<sub>MCLK\_IN</sub> = 1/f<sub>MCLK\_IN</sub> Period of MCLK\_IN = 1/f<sub>MCLK\_IN</sub> Period of MCLK\_IN = 1/(2 × MCLKO). MCLKO has the same duty cycle as MCLK\_IN when MCLKO = MCLK\_IN. When MCLKO = 0.5 MCLK\_IN or 0.25 MCLK\_IN, the duty cycle of MCLKO is typically 50%.
- When MCLKO is derived from MCLK\_IN, MCLKO jitter = MCLK\_IN jitter
- Only applies when MCLK\_IN is selected as master source clock
- Also applies to MCLKO falling edge when MCLKO = MCLK\_IN/2 or MCLK\_IN/4



Figure 8-3. Master Clock Signal Timing Waveforms



### 8.8 Serial Audio Port, Slave Mode

over recommended operating conditions (unless otherwise noted)

|                        | PARAMETER                                                       | TEST<br>CONDITIONS | MIN                        | TYP                        | MAX                        | UNIT |
|------------------------|-----------------------------------------------------------------|--------------------|----------------------------|----------------------------|----------------------------|------|
| f <sub>LRCLK</sub>     | Frequency, LRCLK (f <sub>S</sub> )                              |                    |                            |                            | 48                         | kHz  |
| t <sub>w(SCLKIN)</sub> | Pulse duration, SCLKIN high                                     | See (1)            | 0.4 t <sub>c(SCLKIN)</sub> | 0.5 t <sub>c(SCLKIN)</sub> | 0.6 t <sub>c(SCLKIN)</sub> | ns   |
| f <sub>SCLKIN</sub>    | Frequency, SCLKIN                                               | See (2)            |                            | 64 F <sub>S</sub>          |                            | MHz  |
| t <sub>pd1</sub>       | Propagation delay, SCLKIN falling edge to SDOUT                 |                    |                            |                            | 16                         | ns   |
| t <sub>su1</sub>       | Setup time, LRCLK to SCLKIN rising edge                         |                    | 10                         |                            |                            | ns   |
| t <sub>h1</sub>        | Hold time, LRCLK from SCLKIN rising edge                        |                    | 5                          |                            |                            | ns   |
| t <sub>su2</sub>       | Setup time, SDIN to SCLKIN rising edge                          |                    | 10                         |                            |                            | ns   |
| t <sub>h2</sub>        | Hold time, SDIN from SCLKIN rising edge                         |                    | 5                          |                            |                            | ns   |
| t <sub>pd2</sub>       | Propagation delay, SCLKIN falling edge to SCLKOUT2 falling edge |                    |                            |                            | 15                         | ns   |

- (1) Period of SCLKIN =  $T_{SCLKIN} = 1/f_{SCLKIN}$
- (2) Duty cycle is 50/50.



Figure 8-4. Serial Audio Port Slave Mode Timing Waveforms



#### 8.9 Serial Audio Port, Master Mode (TAS3202)

over recommended operating conditions (unless otherwise noted)

|                            | PARAMETER                                             | TEST CONDITIONS        | MIN | TYP              | MAX | UNIT |
|----------------------------|-------------------------------------------------------|------------------------|-----|------------------|-----|------|
| f <sub>(LRCLK)</sub>       | Frequency LRCLK                                       | C <sub>L</sub> = 30 pF |     | 48               |     | kHz  |
| t <sub>r(LRCLK)</sub>      | Rise time, LRCLK (1)                                  | C <sub>L</sub> = 30 pF |     |                  | 12  | ns   |
| t <sub>f(LRCLK)</sub>      | Fall time, LRCLK (1)                                  | Duty cycle is 50/50    |     |                  | 12  | ns   |
| f <sub>(SCLKOUT)</sub>     | Frequency, SCLKOUT                                    | C <sub>L</sub> = 30 pF |     | 64F <sub>S</sub> |     | MHz  |
| t <sub>r(SCLKOUT)</sub>    | Rise time, SCLKOUT                                    | C <sub>L</sub> = 30 pF |     |                  | 12  | ns   |
| t <sub>f(SCLKOUT)</sub>    | Fall time, SCLKOUT                                    | C <sub>L</sub> = 30 pF |     |                  | 12  | ns   |
| t <sub>pd1</sub> (SCLKOUT) | Propagation delay, SCLKOUT falling edge to LRCLK edge |                        |     |                  | 5   | ns   |
| t <sub>pd2</sub>           | Propagation delay, SCLKOUT falling edge to SDOUT      |                        |     |                  | 5   | ns   |
| t <sub>su</sub>            | Setup time, SDIN to SCLKOUT rising edge               |                        | 25  |                  |     | ns   |
| t <sub>h</sub>             | Hold time, SDIN from SCLKOUT rising edge              |                        | 30  |                  |     | ns   |

(1) Rise time and fall time measured from 20% to 80% of maximum height of waveform.



Figure 8-5. Serial Audio Port Master Mode Timing Waveforms



# 8.10 Pin-Related Characteristics of the SDA and SCL I/O Stages for F/S-Mode I<sup>2</sup>C-Bus Devices

|                      | PARAMETER                                                                | TEST CONDITIONS                      | STANDA<br>MOD |     | FAST<br>MODE           |                   | UNIT |  |
|----------------------|--------------------------------------------------------------------------|--------------------------------------|---------------|-----|------------------------|-------------------|------|--|
|                      |                                                                          |                                      | MIN           | MAX | MIN MAX                |                   |      |  |
| $V_{IL}$             | LOW-level input voltage                                                  |                                      | -0.5          | 8.0 | -0.5                   | 8.0               | V    |  |
| V <sub>IH</sub>      | HIGH-level input voltage                                                 |                                      | 2             |     | 2                      |                   | V    |  |
| V <sub>hys</sub>     | Hysteresis of inputs                                                     |                                      | N/A           | N/A | 0.05 V <sub>DD</sub>   |                   | V    |  |
| V <sub>OL1</sub>     | LOW-level output voltage (open drain or open collector)                  | 3-mA sink current                    |               |     | 0                      | 0.4               | V    |  |
| t <sub>of</sub>      | Output fall time from V <sub>IHmin</sub> to <sub>VILmax</sub>            | Bus capacitance from 10 pF to 400 pF |               | 250 | 7 + 0.1 C <sub>b</sub> | 250               | ns   |  |
| I                    | Input current, each I/O pin                                              |                                      | -10           | 10  | -10 <sup>(2)</sup>     | 10 <sup>(2)</sup> | μΑ   |  |
| t <sub>SP(SCL)</sub> | SCL pulse duration of spikes that must be suppressed by the input filter |                                      | N/A           | N/A | 14 <sup>(3)</sup>      |                   | ns   |  |
| t <sub>SP(SDA)</sub> | SDA pulse duration of spikes that must be suppressed by the input filter |                                      | N/A           | N/A | 22 <sup>(3)</sup>      |                   | ns   |  |
| C <sub>I</sub>       | Capacitance, each I/O pin                                                |                                      |               | 10  |                        | 10                | pF   |  |

- (1)  $C_b = \text{capacitance of one bus line in pF}$ . The output fall time is faster than the standard I<sup>2</sup>C specification.
- (2) The I/O pins of fast-mode devices must not obstruct the SDA and SDL lines if V<sub>DD</sub> is switched off.
- (3) These values are valid at the 135-MHz DSP clock rate. If DSP clock is reduced by half, the t<sub>SP</sub> doubles.

# 8.11 Bus-Related Characteristics of the SDA and SCL I/O Stages for F/S-Mode I<sup>2</sup>C-Bus Devices

all values are referred to V<sub>IHmin</sub> and V<sub>ILmax</sub> (see Section 8.10)

|                     | DADAMETED                                                                                    | STANDARD             | MODE | FAST MOI                               | LINUT              |      |
|---------------------|----------------------------------------------------------------------------------------------|----------------------|------|----------------------------------------|--------------------|------|
|                     | PARAMETER                                                                                    | MIN                  | MAX  | MIN                                    | MAX                | UNIT |
| f <sub>SCL</sub>    | SCL clock frequency                                                                          | 0                    | 100  | 0                                      | 400 <sup>(1)</sup> | kHz  |
| t <sub>HD-STA</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | 4                    |      | 0.6                                    |                    | μs   |
| $t_{LOW}$           | LOW period of the SCL clock                                                                  | 4.7                  |      | 1.3                                    |                    | μs   |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                                                                 | 4                    |      | 0.6                                    |                    | μs   |
| t <sub>SU-STA</sub> | Setup time for repeated START                                                                | 4.7                  |      | 0.6                                    |                    | μs   |
| t <sub>SU-DAT</sub> | Data setup time                                                                              | 250                  |      | 100                                    |                    | μs   |
| t <sub>HD-DAT</sub> | Data hold time (2) (3)                                                                       | 0                    | 3.45 | 0                                      | 0.9                | μs   |
| t <sub>r</sub>      | Rise time of both SDA and SCL signals                                                        |                      | 1000 | 20 + 0.1 C <sub>b</sub> <sup>(4)</sup> | 300                | ns   |
| t <sub>f</sub>      | Fall time of both SDA and SCL                                                                |                      | 300  | 20 + 0.1 C <sub>b</sub> <sup>(4)</sup> | 300                | ns   |
| t <sub>SU-STO</sub> | Setup time for STOP condition                                                                | 4                    |      | 0.6                                    |                    | μs   |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition                                             | 4.7                  |      | 1.3                                    |                    | μs   |
| C <sub>b</sub>      | Capacitive load for each bus line                                                            |                      | 400  |                                        | 400                | pF   |
| V <sub>nL</sub>     | Noise margin at the LOW level for each connected device (including hysteresis)               | 0.1V <sub>DVDD</sub> |      | 0.1V <sub>DVDD</sub>                   |                    | V    |
| V <sub>nH</sub>     | Noise margin at the HIGH level for each connected device (including hysteresis)              | 0.2V <sub>DVDD</sub> |      | 0.2V <sub>DVDD</sub>                   |                    | V    |

<sup>(1)</sup> In master mode, the maximum speed is 375 kHz.

<sup>(2)</sup> Note that SDA does not have the standard I<sup>2</sup>C specification 300-ns internal hold time. SDA must be valid by the rising and falling edges of SCL. TI recommends that a 2-kΩ pullup resistor be used to avoid potential timing issues.

<sup>(3)</sup> A fast-mode l²C-bus device can be used in a standard-mode l²C-bus system, but the requirement t<sub>SU-DAT</sub> ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>r-max</sub> + t<sub>SU-DAT</sub> = 1000 + 250 = 1250 ns (according to the standard-mode l²C bus specification) before the SCL line is released.

<sup>(4)</sup> C<sub>b</sub> = total capacitance of one bus line in pF



#### **NOTE**

SDA does not have the standard I<sup>2</sup>C specification 300-ns internal hold time. SDA must be valid by the rising and falling edges of SCL.



Figure 8-6. Start and Stop Conditions Timing Waveforms

#### 8.11.1 Recommended & Pullup Resistors

It is recommended that the  $I^2C$  pullup resistors  $R_P$  be 4.7 k $\Omega$  (see Figure 8-7). If a series resistor is in the circuit (see Figure 8-8), the series resistor  $R_S$  should be less than or equal to 300  $\Omega$ .



Figure 8-7. I<sup>2</sup>C Pullup Circuit (With No Series Resistor)



- (1)  $V_S = DVDD \times R_S/(R_S R_P)$ . When driven low,  $V_S << V_{IL}$  requirements.
- (2)  $R_S \le 300 \Omega$

Figure 8-8. I<sup>2</sup>C Pullup Circuit (With Series Resistor)



#### 8.12 Reset Timing

control signal parameters over recommended operating conditions (unless otherwise noted)

|                         | PARAMETER                       | MIN | MAX | UNIT |
|-------------------------|---------------------------------|-----|-----|------|
| t <sub>w(RESET)</sub>   | Pulse duration, RESET active    | 200 |     | ns   |
| t <sub>r(DMSTATE)</sub> | Time to outputs inactive        |     | 100 | μs   |
| t <sub>r(run)</sub>     | Time to enable I <sup>2</sup> C | 50  |     | ms   |



Figure 8-9. Reset Timing



## 9 I<sup>2</sup>C Register Map

 $I^2C$  registers are also mapped to some of the Extended Special Function Registers (ESFRs). They are defined in the following sections.

Table 9-1. I<sup>2</sup>C Register Map

| SUBADDRESS | REGISTER NAME                        | NO. OF<br>BYTES | CONTENTS                                                                          | INITIALIZATION<br>VALUE                          |
|------------|--------------------------------------|-----------------|-----------------------------------------------------------------------------------|--------------------------------------------------|
| 0x00       | Clock Control Register               | 4               | Description shown in Section 9.1                                                  | 0x00, 0x40, 0x1B, 0x22                           |
| 0x01       | Reserved                             | 4               | Reserved                                                                          | 0x00, 0x00, 0x00, 0x40                           |
| 0x02       | Status Register                      | 4               | Description shown in Section 9.2                                                  | 0x00, 0x00, 0x03, 0xFF                           |
| 0x03       | Unused                               |                 |                                                                                   | 0x00, 0x00, 0x00, 0x00                           |
| 0x04       | I <sup>2</sup> C Memory Load Control | 8               | Description shown in Section 9.3                                                  | 0x00, 0x00, 0x00, 0x00<br>0x00, 0x00, 0x00, 0x00 |
| 0x05       | I <sup>2</sup> C Memory Load Data    | 8               | Description shown in Section 9.3                                                  | 0x00, 0x00, 0x00, 0x00<br>0x00, 0x00, 0x00, 0x00 |
| 0x06       | Memory Access Register 1             | 4               | u(31:24) <sup>(1)</sup> , MemSelect(23:16),<br>Addr(15:8), Addr(7:0)              | 0x00, 0x00, 0x00, 0x00                           |
| 0x07       | Memory Access Register 2             | 16              | D(63:56), D(55:48), D(47:40),<br>D(39:32), D(31:24), D(23:16),<br>D(15:8), D(7:0) | 0x00, 0x00, 0x00, 0x00<br>0x00, 0x00, 0x00, 0x00 |
| 0x08       | Device Version                       | 4               | TAS3202 version                                                                   | 0x00, 0x00, 0x00, 0x01                           |
| 0x09       | Unused                               | Unused          | Unused                                                                            | Unused                                           |
| 0x10       | Analog Power Down Control 1          | 4               | Analog Power Down Control 1                                                       | 0x00, 0x00, 0x00, 0x1F                           |
| 0x11       | Analog Power Down Control 2          | 4               | Analog Power Down Control 2                                                       | 0x00, 0x00, 0x00, 0xFF                           |
| 0x12       | Analog Input Control                 | 4               | Analog Input Control                                                              | 0x00, 0x00, 0x00, 0x01                           |
| 0x13       | ADC Dynamic Element Matching         | 4               | ADC Dynamic Element Matching                                                      | 0x00, 0x00, 0x00, 0x08                           |
| 0x14       | Unused                               | 4               | Unused                                                                            | 0x00, 0x00, 0x00, 0x00                           |
| 0x15       | Unused                               | 4               | Unused                                                                            | 0x00, 0x00, 0x00, 0x00                           |
| 0x16       | Unused                               |                 | Unused                                                                            |                                                  |
| 0x17       | ADC Current Control 1                | 4               | ADC Current Control 1                                                             | 0x00, 0x00, 0x00, 0x00                           |
| 0x18       | ADC Current Control 2                | 4               | ADC Current Control 2                                                             | 0x00, 0x00, 0x00, 0x00                           |
| 0x19       | Unused                               | 4               | Unused                                                                            |                                                  |
| 0x1A       | DAC Control 1                        | 4               | DAC Control 1                                                                     | 0x00, 0x00, 0x00, 0x00                           |
| 0x1B       | DAC Control 2                        | 4               | DAC Control 2                                                                     | 0x00, 0x00, 0x00, 0x00                           |
| 0x1C       | Unused                               | 4               | Analog Test Modes                                                                 | 0x00, 0x00, 0x00, 0x00                           |
| 0x1D       | DAC Control 3                        | 4               | DAC Modulator Dither                                                              | 0x00, 0x00, 0x00, 0x00                           |
| 0x1E       | ADC and DAC Reset                    | 4               | ADC/DAC Digital Reset                                                             | 0x00, 0x00, 0x00, 0x00                           |
| 0x1F       | Analog Input Gain Select             |                 | Analog Input Gain Select                                                          | 0x00, 0x00, 0x00, 0x00                           |
| 0x20       | Unused                               | 4               | Clock Delay Setting ADC                                                           | 0x00, 0x00, 0x00, 0x00                           |
| 0x21       | MCLK_OUT2 Divider                    | 4               | MCLK_OUT2 Divider                                                                 | 0x00, 0x00, 0x00, 0x05                           |
| 0x22       | MCLK_OUT3 Divider                    | 4               | MCLK_OUT3 Divider                                                                 | 0x00, 0x00, 0x00, 0x00                           |
| 0x30-0x3F  | Digital Cross Bar                    | 32              | Digital Cross Bar                                                                 | See Section 9.14                                 |

<sup>(1)</sup> u indicates unused bits.

In the following sections, **BOLD** indicates the default state of the bit fields.



#### 9.1 Clock Control Register (0x00)

Register 0x00 provides the user with control over MCLK, LRCLK, SCLKOUT1, SCLKOUT2, data-word size, and serial audio port modes. Register 0x00 default = **0x00 00 1B 22**.

Table 9-2. Clock Control Register (0x00)

| D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24 | DESCRIPTION            |
|-----|-----|-----|-----|-----|-----|-----|-----|------------------------|
| _   | _   | _   | _   | _   | _   | _   | _   | Firmware definable     |
| D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | DESCRIPTION            |
| _   | 1   | _   | -   | _   | _   | _   | _   | Master Mode (XTAL)     |
| _   | 0   | -   | _   | _   | _   | _   | _   | Slave mode (MCLK_IN)   |
| D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  | DESCRIPTION            |
| _   | -   | ı   | -   | _   | _   | 0   | 0   | Output SAP 32-bit word |
| -   | _   | 1   | -   | _   | _   | 0   | 1   | Output SAP 16-bit word |
| _   | _   | -   | _   | _   | _   | 1   | 0   | Output SAP 20-bit word |
| _   | _   | -   | _   | _   | _   | 1   | 1   | Output SAP 24-bit word |
| _   | _   | -   | 0   | 0   | _   | _   | _   | Input SAP 32-bit word  |
| -   | _   | -   | 0   | 1   | _   | _   | _   | Input SAP 16-bit word  |
| _   | -   | ı   | 1   | 0   | _   | _   | _   | Input SAP 20-bit word  |
| _   | _   | _   | 1   | 1   | _   | _   | _   | Input SAP 24-bit word  |
| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | DESCRIPTION            |
| IM3 | IM2 | IM1 | IM0 |     |     |     |     | Input data format      |
|     |     |     |     | ОМЗ | OM2 | OM1 | OM0 | Output data format     |



#### 9.2 Status Register (0x02)

During I<sup>2</sup>C download, the write operation to indicate that a particular memory is to be written causes the TAS3202 to set an error bit to indicate a load for that memory type. This error bit is cleared when the operation completes successfully.

Table 9-3. Status Register (0x02)

| D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24 | DESCRIPTION                                        |
|-----|-----|-----|-----|-----|-----|-----|-----|----------------------------------------------------|
| _   | _   | _   | _   | _   | -   | _   | _   | Firmware definable                                 |
| D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | DESCRIPTION                                        |
| _   | _   | _   | ı   | _   | -   | 1   | _   | Firmware definable                                 |
| D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  | DESCRIPTION                                        |
| -   | -   | -   | -   | -   | -   | -   | _   | Firmware definable                                 |
| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | DESCRIPTION                                        |
| 0   | 0   | _   | -   | _   | _   | -   | 1   | Microprocessor program memory load error           |
| 0   | 0   | _   | -   | _   | _   | 1   | _   | Microprocessor external data memory load error     |
| 0   | 0   | -   | _   | _   | 1   | -   | _   | Audio DSP core program memory load error           |
| 0   | 0   | _   | _   | 1   | _   | _   | _   | Audio DSP core upper coefficient memory load error |
| 0   | 0   | _   | 1   | _   | _   | _   | _   | Audio DSP core upper data memory load error        |
| 0   | 0   | 1   | -   | _   | _   | 1   | _   | Invalid memory select                              |
| 1   | 1   | 1   | 1   | 0   | 0   | 0   | 0   | End-of-load header error                           |
| 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | N, IC sampling clock is 33 MHz divided by 2N       |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | No errors                                          |



#### 9.3 I<sup>2</sup>C Memory Load Control and Memory Load Data Registers (0x04 and 0x05)

Registers 0x04 (Table 9-4) and 0x05 (Table 9-5) allow the user to download TAS3202 program code and data directly from the system I<sup>2</sup>C controller. This mode is called the I<sup>2</sup>C slave mode (from the TAS3202 point of view). See the *TAS3xxx Firmware Programmer's Guide* for more details.

The I<sup>2</sup>C slave memory load port permits the system controller to load the TAS3202 memories as an alternative to having the TAS3202 load its memory from EEPROM.

- Micro program memory
- · Micro extended memory
- DAP program memory
- DAP coefficient memory
- DAP data memory

The transfer is performed by writing to two I<sup>2</sup>C registers. The first register is an 8-byte register that holds the checksum, the memory to be written, the starting address, the number of data bytes to be transferred. The second location holds 8 bytes of data. The memory load operation starts with the first register being set. Then the data is written into the second register using the format shown. After the last data byte is written into the second register, an additional two bytes are written that contain the 2-byte checksum. At that point, the transfer is complete and status of the operation is reported in the status register. The end checksum is always contained in the last two bytes of the data block.

Table 9-4. TAS3202 Memory Load Control Register (0x04)

| BYTE | DATA BLOCK FORMAT                      | SIZE    | NOTES                                                                                                                                                                                                                                                                                          |
|------|----------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1–2  | Checksum code                          | 2 bytes | Checksum of bytes 2 through N + 8. If this is a termination header, this value is 00 00.                                                                                                                                                                                                       |
| 3-4  | Memory to be loaded                    | 2 bytes | 0: Microprocessor program memory 1: Microprocessor external data memory 2: Audio DSP core program memory 3: Audio DSP core coefficient memory 4: Audio DSP core data memory 5: Audio DSP core upper data memory 6: Audio DSP core upper coefficient memory 7–15: Reserved for future expansion |
| 5    | Unused                                 | 1 byte  | Reserved for future expansion                                                                                                                                                                                                                                                                  |
| 6–7  | Starting TAS3202 memory address        | 2 bytes | If this is a termination header, this value is 0000.                                                                                                                                                                                                                                           |
| 7–8  | Number of data bytes to be transferred | 2 bytes | If this is a termination header, this value is 0000.                                                                                                                                                                                                                                           |

Table 9-5. TAS3202 Memory Load Data Register (0x05)

| BYTE | 8-BIT DATA    | 28-BIT DATA  | 48-BIT DATA | 54-BIT DATA |
|------|---------------|--------------|-------------|-------------|
| 1    | Datum 1 D7-D0 | 0000 D27-D24 | 0000 0000   | 0000 0000   |
| 2    | Datum 2 D7-D0 | D7-D0        | 0000 0000   | 00 D53-D48  |
| 3    | Datum 3 D7-D0 | D15-D8       | D47-D40     | D47-D40     |
| 4    | Datum 4 D7-D0 | D7-D0        | D39-D32     | D39-D32     |
| 5    | Datum 5 D7-D0 | 0000 D27-D24 | D31-D24     | D31-D24     |
| 6    | Datum 6 D7-D0 | D23-D16      | D23-D16     | D23-D16     |
| 7    | Datum 7 D7-D0 | D15-D8       | D15-D8      | D15-D8      |
| 8    | Datum 8 D7-D0 | D7-D0        | D7-D0       | D7-D0       |



#### 9.4 Memory Access Registers (0x06 and 0x07)

Registers 0x06 (Table 9-6) and 0x07 (Table 9-7) allow the user to access the internal resources of the TAS3202.

Table 9-6. Memory Select and Address Register (0x06)

| D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24 | DESCRIPTION                                |
|-----|-----|-----|-----|-----|-----|-----|-----|--------------------------------------------|
| _   | _   | _   | _   | _   | _   | _   | _   | Unused                                     |
| D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | DESCRIPTION                                |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | Audio DSP core coefficient memory select   |
| 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0   | Audio DSP core data memory select          |
| 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1   | Reserved                                   |
| 0   | 0   | 0   | 0   | 0   | 1   | 0   | 0   | Microprocessor internal data memory select |
| 0   | 0   | 0   | 0   | 0   | 1   | 0   | 1   | Microprocessor external data memory select |
| 0   | 0   | 0   | 0   | 0   | 1   | 1   | 0   | SFR select                                 |
| 0   | 0   | 0   | 0   | 0   | 1   | 1   | 1   | Microprocessor program RAM select          |
| 0   | 0   | 0   | 0   | 1   | 0   | 0   | 0   | Audio DSP core program RAM select          |
| 0   | 0   | 0   | 0   | 1   | 0   | 0   | 1   | Audio DSP core upper memory select         |
| 0   | 0   | 0   | 0   | 1   | 0   | 1   | 0   | Audio DSP core program RAM select          |
| D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  | DESCRIPTION                                |
| A0  | A1  | A2  | АЗ  | A4  | A5  | A6  | A7  | Memory address                             |
| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | DESCRIPTION                                |
| A8  | A9  | A10 | A11 | A12 | A13 | A14 | A15 | Memory address                             |

#### Table 9-7. Data Register (Peek and Poke) (0x07)

| D63 | D62 | D61 | D60 | D59 | D58 | D57 | D56 | DESCRIPTION                |
|-----|-----|-----|-----|-----|-----|-----|-----|----------------------------|
| D63 | D62 | D61 | D60 | D59 | D58 | D57 | D56 | Data to be written or read |
| D55 | D54 | D53 | D52 | D51 | D50 | D49 | D48 | DESCRIPTION                |
| D55 | D54 | D53 | D52 | D51 | D50 | D49 | D48 | Data to be written or read |
| D47 | D46 | D45 | D44 | D43 | D42 | D41 | D40 | DESCRIPTION                |
| D47 | D46 | D45 | D44 | D43 | D42 | D41 | D40 | Data to be written or read |
| D39 | D38 | D37 | D36 | D35 | D34 | D33 | D32 | DESCRIPTION                |
| D39 | D38 | D37 | D36 | D35 | D34 | D33 | D32 | Data to be written or read |
| D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24 | DESCRIPTION                |
| D31 | D30 | D29 | D28 | D27 | D25 | D26 | D25 | Data to be written or read |
| D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | DESCRIPTION                |
| D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | Data to be written or read |
| D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  | DESCRIPTION                |
| D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  | Data to be written or read |
| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | DESCRIPTION                |
| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Data to be written or read |



#### 9.5 Device Version (0x08)

#### Table 9-8. Device Version

| D31    | D30            | D29      | D28            | D27          | D26            | D25    | D24    | DESCRIPTION        |
|--------|----------------|----------|----------------|--------------|----------------|--------|--------|--------------------|
| _      | -              | -        | _              | _            | -              | _      | _      | Firmware definable |
| D23    | D22            | D21      | D20            | D19          | D18            | D17    | D16    | DESCRIPTION        |
| _      | _              | -        | _              | _            | -              | _      | _      | Firmware definable |
|        |                |          |                |              |                |        |        |                    |
| D4E    |                |          |                |              |                |        |        |                    |
| D15    | D14            | D13      | D12            | D11          | D10            | D9     | D8     | DESCRIPTION        |
| _<br>_ | D14<br>-       | D13      | D12<br>-       | –            | –<br>–         | _<br>_ | _<br>_ | Firmware definable |
| -      | -              | _        | _              | -            | _              | -      | -      | Firmware definable |
|        | D14<br>-<br>D6 | D13 - D5 | D12<br>-<br>D4 | _<br>_<br>D3 | D10<br>-<br>D2 | D1     |        |                    |

### 9.6 Analog Power Down Control (0x10 and 0x11)

#### Table 9-9. Analog Power Down Control 1 (0x10)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION                  |
|----|----|----|----|----|----|----|----|------------------------------|
| _  | _  | _  | _  | _  | _  | _  | 1  | Central reference enable     |
| _  | _  | _  | _  | _  | _  | _  | 0  | Power down central reference |
| _  | _  | _  | -  | -  | _  | 1  | -  | ADC enable                   |
| -  | _  | _  | _  | _  | _  | 0  | _  | ADC power down               |
| _  | _  | _  | _  | _  | 1  | _  | _  | Not used                     |
| _  | _  | _  | _  | _  | 0  | _  | _  | Not used                     |
| _  | _  | _  | _  | 1  | _  | _  | _  | ADC reference enable         |
| _  | _  | _  | _  | 0  | _  | -  | -  | ADC reference power down     |
| _  | _  | _  | 1  | _  | _  | -  | -  | DAC reference enable         |
| _  | _  | _  | 0  | _  | _  | _  | ı  | DAC reference power down     |

#### Table 9-10. Analog Power Down Control 2 (0x11)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION               |
|----|----|----|----|----|----|----|----|---------------------------|
| _  | _  | _  | _  | _  | _  | _  | 1  | DAC left enable           |
| -  | _  | _  | _  | _  | _  | _  | 0  | DAC left power down       |
| -  | -  | _  | -  | -  | -  | 1  | -  | DAC right enable          |
| _  | _  | _  | _  | _  | _  | 0  | _  | DAC right power down      |
| -  | _  | _  | -  | _  | 1  | -  | -  | Not used                  |
| -  | _  | _  | _  | _  | 0  | -  | _  | Not used                  |
| -  | _  | _  | _  | 1  | _  | -  | _  | Not used                  |
| -  | _  | _  | _  | 0  | _  | -  | _  | Not used                  |
| _  | _  | _  | 1  | _  | _  | _  | _  | Line out left enable      |
| -  | _  | _  | 0  | _  | -  | -  | -  | Line out left power down  |
| -  | -  | 1  | -  | -  | -  | -  | -  | Line out right enable     |
| _  | _  | 0  | _  | _  | _  | -  | _  | Line out right power down |
| _  | 1  | _  | _  | _  | _  | -  | _  | Not used                  |
| _  | 0  | _  | _  | _  | _  | _  | ı  | Not used                  |
| 1  | -  | _  | _  | _  | _  | _  | -  | Not used                  |
| 0  | -  | _  | _  | _  | _  | _  | -  | Not used                  |



### 9.7 Analog Input Control (0x12)

#### **Table 9-11. Analog Input Control**

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION            |
|----|----|----|----|----|----|----|----|------------------------|
| _  | _  | -  | ı  | _  | _  | _  | 0  | -                      |
| _  | _  | _  | _  | _  | _  | _  | 1  | Select input 1 to ADC  |
| _  | _  | _  | -  | _  | _  | 0  | _  | -                      |
| _  | _  | _  | 1  | _  | -  | 1  | -  | Not used               |
| -  | _  | _  | -  | _  | 0  | -  | _  | -                      |
| _  | _  | -  | -  | _  | 1  | _  | -  | Select input 2 to ADC  |
| _  | _  | -  | -  | 0  | _  | _  | -  | _                      |
| _  | _  | -  | ı  | 1  | -  | _  | -  | Not used               |
| _  | _  | _  | 0  | _  | -  | _  | -  | _                      |
| _  | _  | _  | 1  | _  | _  | _  | -  | Not used               |
| _  | _  | 0  | -  | _  | _  | _  | -  | _                      |
| _  | _  | 1  | ı  | _  | -  | _  | -  | Not used               |
| _  | 0  | _  | ı  | _  | _  | _  | -  | ADC differential input |
| _  | 1  | _  | ı  | _  | _  | _  | -  | ADC single ended input |
| 0  | _  | _  | -  | _  | _  | _  | _  | Not used               |
| 1  | _  | _  | -  | _  | _  | _  | _  | Not used               |

### 9.8 ADC Dynamic Element Matching (0x13)

#### **Table 9-12. Dynamic Element Matching**

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION                                                                                  |
|----|----|----|----|----|----|----|----|----------------------------------------------------------------------------------------------|
| -  | -  | -  | -  | _  | -  | _  | 0  | ADC dynamic element matching algorithm enabled (recommended setting)                         |
| _  | _  | -  | -  | _  | -  | _  | 1  | ADC dynamic element matching algorithm disabled                                              |
| _  | _  | _  | _  | _  | _  | 0  | _  | Dynamic weighted averaging enabled (recommended setting)                                     |
| _  | _  | -  |    | _  | _  | 1  | _  | Dynamic weighted averaging disabled                                                          |
| _  | _  | -  | -  | _  | 0  | _  | _  | Unused                                                                                       |
| _  | _  | -  | -  | _  | 1  | _  | _  | Unused                                                                                       |
| _  | _  | _  | -  | 0  | _  | _  | _  | Fast charge of cap on VREF (filtering disabled – recommended setting at startup)             |
| -  | _  | -  | -  | 1  | _  | _  | _  | Slow charge of cap on VREF (filtering enabled – recommended setting during normal operation) |
| _  | _  | -  | 0  | _  | _  | _  | _  | Unused                                                                                       |
| _  | _  | -  | 1  | _  | _  | _  | _  | Unused                                                                                       |
| _  | _  | 0  | _  | _  | _  | _  | _  | Unused                                                                                       |
| _  | _  | 1  | -  | _  | _  | _  | -  | Unused                                                                                       |
| _  | 0  | -  | -  | _  | _  | _  | _  | Unused                                                                                       |
| _  | 1  | _  | -  | _  | _  | _  | -  | Unused                                                                                       |
| 0  | -  | _  | -  | _  | _  | _  | _  | Unused                                                                                       |
| 1  | _  | _  | -  | _  | _  | _  | _  | Unused                                                                                       |



## 9.9 ADC Current Control Select (0x17, 0x18)

### Table 9-13. Current Control Select (0x17)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION                                                                                           |
|----|----|----|----|----|----|----|----|-------------------------------------------------------------------------------------------------------|
| _  | -  | -  | -  | -  | -  | 0  | 0  | ADC summer current setting (left and right) = 130% of nominal current (Recommended Setting)           |
| _  | -  | -  | -  | -  | ı  | 0  | 1  | ADC summer current setting (left and right) = 100% of nominal current                                 |
| _  | _  | _  | _  | _  | ı  | 1  | 0  | ADC summer current setting (left and right) = 100% of nominal current                                 |
| _  | _  | -  | _  | _  | -  | 1  | 1  | ADC summer current setting (left and right) = 70% of nominal current                                  |
| _  | -  | -  | -  | 0  | 0  | _  | _  | ADC quantizer current setting (left and right) = 137.5% of nominal current (recommended setting)      |
| _  | _  | _  | _  | 0  | 1  | _  | _  | ADC quantizer current setting (left and right) = 100% of nominal current                              |
| -  | _  | _  | _  | 1  | 0  | -  | _  | ADC quantizer current setting (left and right) = 100% of nominal current                              |
| -  | _  | _  | _  | 1  | 1  | _  | _  | ADC quantizer current setting (left and right) = 62.5% of nominal current                             |
| _  | _  | 0  | 0  | _  | -  | _  | _  | ADC third integrator current setting (left and right) = 130% of nominal current (Recommended Setting) |
| -  | _  | 0  | 1  | _  | 1  | -  | -  | ADC third integrator current setting (left and right) = 100% of nominal current                       |
| _  | _  | 1  | 0  | -  | -  | -  | -  | ADC third integrator current setting (left and right) = 100% of nominal current                       |
| _  | _  | 1  | 1  | _  | 1  | _  | _  | ADC third integrator current setting (left and right) = 70% of nominal current                        |
| 0  | 0  | -  | -  | -  | -  | _  | _  | ADC reference buffer current setting (left and right) = 130% of nominal current (Recommended Setting) |
| 0  | 1  | -  | -  | -  | -  | _  | _  | ADC reference buffer current setting (left and right) = 100% of nominal current                       |
| 1  | 0  | -  | -  | -  | -  | -  | _  | ADC reference buffer current setting (left and right) = 100% of nominal current                       |
| 1  | 1  | _  | _  | _  | -  | _  | _  | ADC reference buffer current setting (left and right) = 70% of nominal current                        |



## Table 9-14. Current Control Select (0x18)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION                                                                                            |
|----|----|----|----|----|----|----|----|--------------------------------------------------------------------------------------------------------|
| _  | -  | _  | _  | -  | -  | 0  | 0  | ADC second integrator current setting (left and right) = 130% of nominal current (recommended setting) |
| _  | _  | _  | _  | _  | -  | 0  | 1  | ADC second integrator current setting (left and right) = 100% of nominal current                       |
| -  | -  | _  | _  | _  | -  | 1  | 0  | ADC second integrator current setting (left and right) = 100% of nominal current                       |
| _  | _  | _  | _  | _  | _  | 1  | 1  | ADC second integrator current setting (left and right) = 70% of nominal current                        |
| _  | _  | _  | _  | 0  | 0  | _  | -  | ADC second integrator current setting (left and right) = 130% of nominal current (recommended setting) |
| _  | _  | _  | _  | 0  | 1  | _  | _  | ADC first integrator current setting (left and right) = 100% of nominal current                        |
| _  | _  | _  | _  | 1  | 0  | _  | _  | ADC first integrator current setting (left and right) = 100% of nominal current                        |
| _  | _  | _  | _  | 1  | 1  | _  | -  | ADC first integrator current setting (left and right) = 70% of nominal current                         |
| _  | _  | 0  | 0  | _  | _  | _  | _  | ADC current for common mode buffer to integrator 1 = 3.5 µA                                            |
| _  | _  | 0  | 1  | _  | _  | _  | _  | ADC current for common mode buffer to integrator 1 = 2.0 µA                                            |
| _  | _  | 1  | 0  | _  | _  | _  | _  | ADC current for common mode buffer to integrator 2 and 3 = $3.5 \mu A$                                 |
| _  | -  | 1  | 1  | _  | -  | _  | _  | ADC current for common mode buffer to integrator 2 and 3 = 2.0 $\mu$ A                                 |
| 0  | 0  | _  | _  | _  | -  | _  | _  | ADC current for the buffer to the ADC sampling switches = $3.5 \mu A$                                  |
| 0  | 1  | -  | -  | _  | -  | _  | -  | ADC current for the buffer to the ADC sampling switches = $2.0 \mu A$                                  |
| 1  | 0  | _  |    |    |    |    | _  | ADC current for the reference buffer to the ADC DAC = $3.5 \mu A$                                      |
| 1  | 1  | _  | _  | _  | _  | _  | _  | ADC current for the reference buffer to the ADC DAC = $2.0 \mu A$                                      |



## 9.10 DAC Control (0x1A, 0x1B, 0x1D)

### Table 9-15. DAC Control (0x1A)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION                                                                                        |
|----|----|----|----|----|----|----|----|----------------------------------------------------------------------------------------------------|
| _  | -  | -  | -  | -  | -  | 0  | 0  | DAC current control for DAC local reference block and lineout amps = default (recommended setting) |
| -  | -  | _  | _  | _  | ı  | 0  | 1  | DAC current control for DAC local reference block and lineout amps = 125% bias current             |
| -  | -  | _  | -  | -  | ı  | 1  | 0  | DAC current control for DAC local reference block and lineout amps = 75% bias current              |
| -  | _  | _  | _  | _  | 1  | 1  | 1  | DAC current control for DAC local reference block and lineout amps = 75% bias current              |
| _  | _  | -  | _  | 0  | 0  | -  | _  | Not used                                                                                           |
| _  | _  | _  | _  | 0  | 1  | -  | _  | Not used                                                                                           |
| _  | _  | _  | _  | 1  | 0  | -  | _  | Not used                                                                                           |
| _  | _  | _  | _  | 1  | 1  | _  | _  | Not used                                                                                           |
| _  | _  | _  | _  | _  | -  | _  | _  | -                                                                                                  |
| _  | _  | _  | _  | _  | _  | -  | -  | -                                                                                                  |
| _  | _  | -  | _  | _  | _  | -  | _  | -                                                                                                  |
| _  | _  | -  | _  | _  | _  | -  | _  | -                                                                                                  |
| _  | -  | -  | -  | -  | -  | _  | _  | -                                                                                                  |
| _  |    | _  | _  |    |    | -  | _  | -                                                                                                  |
| _  | _  | _  | _  | _  | _  | _  | _  | -                                                                                                  |
| _  | _  | _  | _  | _  | _  | _  | _  | -                                                                                                  |



### Table 9-16. DAC Control (0x1B)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION                          |
|----|----|----|----|----|----|----|----|--------------------------------------|
| _  | _  | _  | 1  | _  | 1  | _  | 0  | DAC chopper stabilization disable    |
| _  | _  | _  | _  | _  | _  | _  | 1  | DAC chopper stabilization enable     |
| _  | _  | _  | _  | _  | _  | 0  | _  | Not used                             |
| _  | _  | _  | -  | _  | -  | 1  | _  | Not used                             |
| _  | _  | _  | -  | _  | 0  | _  | _  | DC offset subtraction in DAC disable |
| _  | _  | _  | -  | _  | 1  | _  | _  | DC offset subtraction in DAC enable  |
| _  | _  | _  | -  | 0  | -  | _  | -  | Connected to microprocessor SDA2     |
| _  | _  | _  | -  | 1  | -  | _  | -  |                                      |
| _  | _  | _  | -  | _  | -  | _  | -  | -                                    |
| _  | _  | _  | -  | _  | -  | _  | _  | -                                    |
| _  | _  | _  | -  | _  | -  | _  | _  | -                                    |
| _  | _  | _  | -  | _  | -  | _  | -  | -                                    |
| _  | _  | _  | _  | _  | _  | _  | -  | -                                    |
| _  | _  | _  | _  | _  | _  | _  | -  | -                                    |
| _  | -  | -  | _  | _  | ı  | _  | -  | -                                    |
| _  | _  | _  | _  | _  | _  | -  | -  | -                                    |

## Table 9-17. DAC Control (0x1D)

|    |    | ,  | ,  |    | ,  | ,  |    |                                                                                                    |  |  |  |  |
|----|----|----|----|----|----|----|----|----------------------------------------------------------------------------------------------------|--|--|--|--|
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION                                                                                        |  |  |  |  |
| -  | I  | -  | -  | -  | -  | 0  | 0  | DAC current control for DAC local reference block and lineout amps = default (recommended setting) |  |  |  |  |
| _  | -  | _  | _  | _  | _  | 0  | 1  | DAC current control for DAC local reference block and lineout amps = 125% bias current             |  |  |  |  |
| 1  | 1  | _  | _  | _  | _  | 1  | 0  | DAC current control for DAC local reference block and lineout amps 75% bias current                |  |  |  |  |
| -  | -  | _  | _  | _  | _  | 1  | 1  | DAC current control for DAC local reference block and lineout amps = 75% bias current              |  |  |  |  |
| _  | -  | _  | _  | 0  | 0  | _  | _  | Not used                                                                                           |  |  |  |  |
| _  | -  | _  | _  | 0  | 1  | _  | -  | Not used                                                                                           |  |  |  |  |
| _  | _  | _  | _  | 1  | 0  | _  | _  | Not used                                                                                           |  |  |  |  |
| _  | -  | _  | _  | 1  | 1  | _  | -  | Not used                                                                                           |  |  |  |  |
| _  | -  | _  | _  | _  | _  | _  | -  | -                                                                                                  |  |  |  |  |
| _  | -  | _  | _  | _  | _  | _  | _  | -                                                                                                  |  |  |  |  |
| -  | _  | _  | _  | _  | _  | _  | -  | -                                                                                                  |  |  |  |  |
| _  | _  | _  | _  | _  | _  | _  | _  | -                                                                                                  |  |  |  |  |
| _  | _  | _  | _  | _  | _  | _  | _  | -                                                                                                  |  |  |  |  |
| -  | _  | -  | _  | _  | -  | _  | _  | -                                                                                                  |  |  |  |  |
| -  | _  | _  | _  | _  | _  | _  | _  | -                                                                                                  |  |  |  |  |
| _  | _  | _  | _  | _  | _  | _  | _  | -                                                                                                  |  |  |  |  |



### 9.11 ADC and DAC Reset (0x1E)

#### Table 9-18. ADC and DAC Reset (0x1E)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION         |
|----|----|----|----|----|----|----|----|---------------------|
| _  | _  | -  | _  | _  | _  | _  | 0  | -                   |
| _  | _  | -  | _  | _  | _  | _  | 1  | ADC reset channel 1 |
| _  | _  | -  | _  | _  | _  | 0  | _  | -                   |
| _  | _  | -  | _  | _  | _  | 1  | _  | ADC reset channel 2 |
| _  | _  | -  | _  | _  | 0  | _  | _  | -                   |
| _  | _  | -  | _  | _  | 1  | _  | _  | Not used            |
| _  | _  | -  | _  | 0  | _  | _  | _  | -                   |
| _  | _  | -  | _  | 1  | _  | _  | _  | Not used            |
| _  | _  | _  | 0  | _  | _  | _  | _  | -                   |
| _  | _  | -  | 1  | _  | _  | _  | _  | DAC reset channel 1 |
| _  | _  | 0  | _  | _  | _  | _  | _  | -                   |
| _  | _  | 1  | _  | _  | _  | _  | _  | DAC reset channel 2 |
| _  | 0  | -  | _  | _  | _  | _  | _  | -                   |
| _  | 1  | -  | -  | _  | _  | _  | _  | Not used            |
| 0  | _  | -  | _  | _  | -  | -  | _  | -                   |
| 1  | -  | _  | _  | _  | -  | _  | -  | Not used            |

#### 9.12 ADC Input Gain Control (0x1F)

#### Table 9-19. ADC Input Gain Control (0x1F)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION                                |
|----|----|----|----|----|----|----|----|--------------------------------------------|
| -  | _  | -  | _  | _  | _  | 0  | 0  | Channel 1Sinc input gain control = 0 dB    |
| _  | _  | _  | _  | _  | _  | 0  | 1  | Channel 1Sinc input gain control = +30 dB  |
| _  | _  | -  | _  | _  | _  | 1  | 0  | Channel 1Sinc input gain control = +600 dB |
| _  | _  | _  | _  | _  | _  | 1  | 1  | Channel 1Sinc input gain control = 0 dB    |
| _  | _  | _  | _  | 0  | 0  | -  | _  | Channel 2Sinc input gain control = 0 dB    |
| _  | _  | _  | _  | 0  | 1  | _  | -  | Channel 2Sinc input gain control = +30 dB  |
| _  | _  | _  | _  | 1  | 0  | _  | _  | Channel 2Sinc input gain control = +60 dB  |
| _  | _  | _  | _  | 1  | 1  | _  | _  | Channel 2Sinc input gain control = 0 dB    |
| _  | _  | 0  | 0  | _  | _  | -  | _  | Not used                                   |
| _  | _  | 0  | 1  | _  | _  | -  | _  | Not used                                   |
| _  | _  | 1  | 0  | _  | _  | -  | _  | Not used                                   |
| _  | _  | 1  | 1  | _  | _  | -  | _  | Not used                                   |
| 0  | 0  | -  | _  | _  | _  | -  | _  | Not used                                   |
| 0  | 1  | -  | -  | -  | -  | _  | _  | Not used                                   |
| 1  | 0  | _  | _  |    | _  | _  | _  | Not used                                   |
| 1  | 1  | _  | _  | _  | _  | -  | _  | Not used                                   |



### 9.13 MCLK\_OUT Divider (0x21 and 0x22)

### Table 9-20. MCLK\_OUT 2 (0x21)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION                                  |
|----|----|----|----|----|----|----|----|----------------------------------------------|
| 0  | 0  | 0  | 0  | 0  | 1  | 0  | 1  | MCLK_OUT2 frequency is 6.144 MHz/(divider+1) |

#### Table 9-21. MCLK\_OUT 3 (0x22)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION                                |
|----|----|----|----|----|----|----|----|--------------------------------------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | MCLK_OUT3 frequency is 512 kHz/(divider+1) |

## 9.14 Digital Cross Bar (0x30 to 0x3F)

## Table 9-22. Digital Cross Bar (0x30 to 0x3F)

| SUBADDRESS | REGISTER<br>NAME | NO. OF BYTES | CONTENTS            | INITIALIZATION VALUE                                                                                                                 |
|------------|------------------|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| 0x30       | CH1 Input Mixer  | 32           | Input cross bar mux | 0x08 00 00 00<br>0x00 00 00 00 |
| 0x31       | CH2 Input Mixer  | 32           | Input cross bar mux | 0x00 00 00 00<br>0x08 00 00 00<br>0x00 00 00 00 |
| 0x32       | CH3 Input Mixer  | 32           | Input cross bar mux | 0x00 00 00 00<br>0x00 00 00 00<br>0x08 00 00 00<br>0x00 00 00 00 |
| 0x33       | CH4 Input Mixer  | 32           | Input cross bar mux | 0x00 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00<br>0x08 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00 |
| 0x34       | CH5 Input Mixer  | 32           | Input cross bar mux | 0x00 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00<br>0x08 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00 |



### Table 9-22. Digital Cross Bar (0x30 to 0x3F) (continued)

| CURADDESC REGISTER NO. OF DYTES CONTENTS INITIALIZATION VALUE |                  |              |                      |                                                                                                                                      |  |  |  |  |  |  |  |
|---------------------------------------------------------------|------------------|--------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| SUBADDRESS                                                    | NAME             | NO. OF BYTES | CONTENTS             | INITIALIZATION VALUE                                                                                                                 |  |  |  |  |  |  |  |
| 0x35                                                          | CH6 Input Mixer  | 32           | Input cross bar mux  | 0x00 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00<br>0x08 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00 |  |  |  |  |  |  |  |
| 0x36                                                          | Reserved         | 32           | Reserved             | 0x00 00 00 00<br>0x00 00 00 00<br>0x08 00 00 00<br>0x00 00 00 00 |  |  |  |  |  |  |  |
| 0x37                                                          | Reserved         | 32           | Reserved             | 0x00 00 00 00<br>0x00 00 00 00<br>0x08 00 00 00 |  |  |  |  |  |  |  |
| 0x38                                                          | CH1 Output Mixer | 32           | Output cross bar mux | 0x08 00 00 00<br>0x00 00 00 00 |  |  |  |  |  |  |  |
| 0x39                                                          | CH2 Output Mixer | 32           | Output cross bar mux | 0x00 00 00 00<br>0x08 00 00 00<br>0x00 00 00 00 |  |  |  |  |  |  |  |
| 0x3A                                                          | CH3 Output Mixer | 32           | Output cross bar mux | 0x00 00 00 00<br>0x00 00 00 00 |  |  |  |  |  |  |  |
| 0x3B                                                          | CH4 Output Mixer | 32           | Output cross bar mux | 0x00 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00<br>0x08 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00 |  |  |  |  |  |  |  |
| 0x3C                                                          | CH5 Output Mixer | 32           | Output cross bar mux | 0x00 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00<br>0x08 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00 |  |  |  |  |  |  |  |



## Table 9-22. Digital Cross Bar (0x30 to 0x3F) (continued)

| SUBADDRESS | REGISTER<br>NAME | NO. OF BYTES | CONTENTS             | INITIALIZATION VALUE                                                                                                                 |
|------------|------------------|--------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| 0x3D       | CH6 Output Mixer | 32           | Output cross bar mux | 0x00 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00<br>0x08 00 00 00<br>0x00 00 00 00<br>0x00 00 00 00 |
| 0x3E       | Reserved         | 32           | Reserved             | 0x00 00 00 00<br>0x00 00 00 00<br>0x08 00 00 00<br>0x00 00 00 00 |
| 0x3F       | Reserved         | 32           | Reserved             | 0x00 00 00 00<br>0x00 00 00 00<br>0x08 00 00 00 |



#### 10 Application Information

#### 10.1 Schematics

Figure 10-1 shows a typical TAS3202 application. In this application, the following conditions apply:

- TAS3202 is in clock-master mode. The TAS3202 generates MCLK\_OUT1, SCLK\_OUT, and LRCLOK\_OUT.
- XTAL IN = 24.576 MHz
- I<sup>2</sup>C register 0x00 contains the default settings, which means:
  - Audio data word size is 24-bit input and 24-bit output.
  - Serial data format is 2-channel, I<sup>2</sup>S for input and output.
  - I<sup>2</sup>C data transfer is approximately 400 kbps for both master and slave I<sup>2</sup>C interfaces.
  - Sample frequency ( $f_S$ ) is 48 kHz, which means that  $f_{LRCLK}$  = 48 kHz and  $f_{SCLKIN}$  = 3.072 MHz.
- Application code and data are loaded from an external EEPROM using the master I<sup>2</sup>C interface.
- Application commands come from the system microprocessor to the TAS3202 using the slave I<sup>2</sup>C interface.

Good design practice requires isolation between the digital and analog power as shown. Power-supply capacitors of 10  $\mu$ F and 0.1  $\mu$ F should be placed near the power supply pins AVDD (AVSS) and DVDD (DVSS).

The TAS3202 reset needs external glitch protection. Also,  $\overline{\text{RESET}}$  going HIGH should be delayed until TAS3202 internal power is good (~200 µs after power up). This is provided by the 1-k $\Omega$  resistor, 1-µF capacitor, and diode placed near the  $\overline{\text{RESET}}$  pin.

It is recommended that a  $4.7-\mu F$  capacitor (fast ceramic type) be placed near pin 28 (VR\_DIG). This pin must not be used to source external components.





A. Capacitors should be placed as close as possible to the power supply pins.

Figure 10-1. Typical Application Diagram



#### 10.2 Recommended Oscillator Circuit



- Crystal type = Parallel-mode, fundamental-mode crystal
- r<sub>d</sub> = Drive-level control resistor vendor specified
- $\bullet$  C<sub>L</sub> = Crystal load capacitance (capacitance of circuitry between the two terminals of the crystal)
- $C_L = (C_1 \times C_2)/(C_1 + C_2) + C_S$  (where  $C_S = \text{board stray capacitance}$ , ~2 pF)

www.ti.com 19-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier      | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |  |
|-----------------------|--------|---------------|-----------------|----------------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|--|
|                       |        |               |                 |                            |                 | (4)                           | (5)                        |              |                  |  |
| TAS3202PAG            | Active | Production    | TQFP (PAG)   64 | 160   JEDEC<br>TRAY (10+1) | Yes             | NIPDAU                        | Level-4-260C-72 HR         | 0 to 70      | TAS3202PAG       |  |
| TAS3202PAG.A          | Active | Production    | TQFP (PAG)   64 | 160   JEDEC<br>TRAY (10+1) | Yes             | NIPDAU                        | Level-4-260C-72 HR         | 0 to 70      | TAS3202PAG       |  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



www.ti.com 20-Nov-2025

#### **TRAY**



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

#### \*All dimensions are nominal

| Device       | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|--------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| TAS3202PAG   | PAG             | TQFP            | 64   | 160 | 8 x 20               | 150                        | 315    | 135.9     | 7620       | 15.2       | 13.1       | 13         |
| TAS3202PAG.A | PAG             | TQFP            | 64   | 160 | 8 x 20               | 150                        | 315    | 135.9     | 7620       | 15.2       | 13.1       | 13         |

#### PAG (S-PQFP-G64)

#### PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-026

## PAG (S-PQFP-G64)

#### PLASTIC QUAD FLATPACK



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- D. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## PAG (S-PQFP-G64)

#### PLASTIC QUAD FLATPACK



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- D. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025