

# TLVx888 Low-Noise, Zero-Drift, Wide-Bandwidth, MUX-Friendly Operational Amplifiers

## 1 Features

- High dc precision:
  - Zero drift:  $0.01\mu\text{V}/^\circ\text{C}$
  - Low offset voltage:  $3\mu\text{V}$
  - High PSRR: 150dB
  - High CMRR: 150dB
- Excellent ac performance:
  - Gain bandwidth: 14MHz
  - Slew rate:  $40\text{V}/\mu\text{s}$
  - Low noise:  $7.5\text{nV}/\sqrt{\text{Hz}}$
- Input to the negative rail, rail-to-rail output
- Low quiescent current: 1.5mA
- RFI/EMI filtered inputs
- Supply range: 4.5V to 36V
- Temperature:  $-40^\circ\text{C}$  to  $+125^\circ\text{C}$

## 2 Applications

- PC PSU and game console unit
- Merchant DC/DC
- Flow transmitter
- Pressure transmitter
- Merchant battery charger
- Electricity meter

## 3 Description

The TLV888, TLV2888, and TLV4888 (TLVx888) are wide-bandwidth, low noise, zero-drift operational amplifiers (op amps). These op amps feature only  $15\mu\text{V}$  of offset voltage (max) and  $0.05\mu\text{V}/^\circ\text{C}$  of offset voltage drift (max) over a wide temperature range.

The TLVx888 feature very fast settling time due in part to the wide gain bandwidth and very high slew rate. The settling time is further enhanced in multichannel systems by the proprietary MUX-friendly input architecture.

The combination of high precision, fast settling, and low noise make the TLVx888 an excellent choice for a wide range of applications, including signal measurement, precision instrumentation, and data acquisition.

The TLVx888 are available in industry standard packages as well as micro-size packages to fit in the most space-constrained applications. The devices are specified for operation from  $-40^\circ\text{C}$  to  $+125^\circ\text{C}$ .

## Package Information

| PART NUMBER | CHANNEL COUNT | PACKAGE <sup>(1)</sup>         | PACKAGE SIZE <sup>(2)</sup> |
|-------------|---------------|--------------------------------|-----------------------------|
| TLV888      | Single        | D (SOIC, 8)                    | 4.90mm $\times$ 6.00mm      |
|             |               | DBV (SOT-23, 5)                | 2.90mm $\times$ 2.80mm      |
|             |               | DRL (SOT, 5) <sup>(3)</sup>    | 1.60mm $\times$ 1.60mm      |
| TLV2888     | Dual          | D (SOIC, 8)                    | 4.90mm $\times$ 6.00mm      |
|             |               | DDF (SOT-23, 8) <sup>(3)</sup> | 2.90mm $\times$ 2.80mm      |
|             |               | DGK (VSSOP, 8)                 | 3.00mm $\times$ 4.90mm      |
|             |               | DSG (WSON, 8) <sup>(3)</sup>   | 2.00mm $\times$ 2.00mm      |
| TLV4888     | Quad          | D (SOIC, 14)                   | 8.65mm $\times$ 6.00mm      |
|             |               | PW (TSSOP-14)                  | 5.00mm $\times$ 6.40mm      |

(1) For more information, see [Section 10](#).

(2) The package size (length  $\times$  width) is a nominal value and includes pins, where applicable.

(3) Preview information (not Production Data).



High-Side Current Shunt Monitor Application



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. UNLESS OTHERWISE NOTED, this document contains PRODUCTION DATA.

## Table of Contents

|                                                |           |                                                                            |           |
|------------------------------------------------|-----------|----------------------------------------------------------------------------|-----------|
| <b>1 Features</b> .....                        | <b>1</b>  | <b>6.4 Device Functional Modes</b> .....                                   | <b>19</b> |
| <b>2 Applications</b> .....                    | <b>1</b>  | <b>7 Application and Implementation</b> .....                              | <b>20</b> |
| <b>3 Description</b> .....                     | <b>1</b>  | <b>7.1 Application Information</b> .....                                   | <b>20</b> |
| <b>4 Pin Configuration and Functions</b> ..... | <b>2</b>  | <b>7.2 Typical Applications</b> .....                                      | <b>23</b> |
| <b>5 Specifications</b> .....                  | <b>5</b>  | <b>7.3 Power Supply Recommendations</b> .....                              | <b>27</b> |
| 5.1 Absolute Maximum Ratings.....              | 5         | <b>7.4 Layout</b> .....                                                    | <b>27</b> |
| 5.2 ESD Ratings.....                           | 5         |                                                                            |           |
| 5.3 Recommended Operating Conditions.....      | 5         |                                                                            |           |
| 5.4 Thermal Information: TLV888.....           | 6         |                                                                            |           |
| 5.5 Thermal Information: TLV2888.....          | 6         |                                                                            |           |
| 5.6 Thermal Information: TLV4888.....          | 6         |                                                                            |           |
| 5.7 Electrical Characteristics.....            | 7         |                                                                            |           |
| 5.8 Typical Characteristics.....               | 9         |                                                                            |           |
| <b>6 Detailed Description</b> .....            | <b>16</b> |                                                                            |           |
| 6.1 Overview.....                              | 16        |                                                                            |           |
| 6.2 Functional Block Diagram.....              | 16        |                                                                            |           |
| 6.3 Feature Description.....                   | 16        |                                                                            |           |
|                                                |           | <b>8 Device and Documentation Support</b> .....                            | <b>29</b> |
|                                                |           | <b>8.1 Device Support</b> .....                                            | <b>29</b> |
|                                                |           | <b>8.2 Documentation Support</b> .....                                     | <b>29</b> |
|                                                |           | <b>8.3 Receiving Notification of Documentation Updates</b> .....           | <b>29</b> |
|                                                |           | <b>8.4 Support Resources</b> .....                                         | <b>29</b> |
|                                                |           | <b>8.5 Trademarks</b> .....                                                | <b>30</b> |
|                                                |           | <b>8.6 Electrostatic Discharge Caution</b> .....                           | <b>30</b> |
|                                                |           | <b>8.7 Glossary</b> .....                                                  | <b>30</b> |
|                                                |           | <b>9 Revision History</b> .....                                            | <b>30</b> |
|                                                |           | <b>10 Mechanical, Packaging, and Orderable</b><br><b>Information</b> ..... | <b>30</b> |

## 4 Pin Configuration and Functions



Figure 4-1. TLV888: D Package, 8-Pin SOIC (Top View)



Figure 4-2. TLV888: DBV Package, 5-Pin SOT-23 (Top View)

Table 4-1. Pin Functions: TLV888

| NAME | PIN     |     | TYPE   | DESCRIPTION                          |  |  |
|------|---------|-----|--------|--------------------------------------|--|--|
|      | NO.     |     |        |                                      |  |  |
|      | D       | DBV |        |                                      |  |  |
| –IN  | 2       | 4   | Input  | Inverting input                      |  |  |
| +IN  | 3       | 3   | Input  | Noninverting input                   |  |  |
| NC   | 1, 8, 5 | –   | –      | No connection (can be left floating) |  |  |
| OUT  | 6       | 1   | Output | Output                               |  |  |
| V–   | 4       | 2   | Power  | Negative (lowest) power supply       |  |  |
| V+   | 7       | 5   | Power  | Positive (highest) power supply      |  |  |



**Figure 4-3. TLV2888: D Package, 8-Pin SOIC and DGK Package, 8-pin VSSOP (Top View)**



**Figure 4-4. DSG Package, 8-Pin WSON With Exposed Thermal Pad (Top View)**

**Table 4-2. Pin Functions: TLV2888**

| PIN                        |     | TYPE   | DESCRIPTION                                                                                                                 |
|----------------------------|-----|--------|-----------------------------------------------------------------------------------------------------------------------------|
| NAME                       | NO. |        |                                                                                                                             |
| -IN A                      | 2   | Input  | Inverting input channel A                                                                                                   |
| -IN B                      | 6   | Input  | Inverting input channel B                                                                                                   |
| +IN A                      | 3   | Input  | Noninverting input channel A                                                                                                |
| +IN B                      | 5   | Input  | Noninverting input channel B                                                                                                |
| OUT A                      | 1   | Output | Output channel A                                                                                                            |
| OUT B                      | 7   | Output | Output channel B                                                                                                            |
| V-                         | 4   | Power  | Negative supply                                                                                                             |
| V+                         | 8   | Power  | Positive supply                                                                                                             |
| Thermal Pad <sup>(1)</sup> | -   | -      | Connect thermal pad to the negative supply (V-). See also <i>Packages with an Exposed Thermal Pad</i> for more information. |

(1) For DSG package only



Figure 4-5. TLV4888: D Package, 14-Pin SOIC and PW Package, 14-Pin TSSOP (Top View)

Table 4-3. Pin Functions: TLV4888

| PIN   |     | TYPE   | DESCRIPTION                  |
|-------|-----|--------|------------------------------|
| NAME  | NO. |        |                              |
| -IN A | 2   | Input  | Inverting input channel A    |
| -IN B | 6   | Input  | Inverting input channel B    |
| -IN C | 9   | Input  | Inverting input channel C    |
| -IN D | 13  | Input  | Inverting input channel D    |
| +IN A | 3   | Input  | Noninverting input channel A |
| +IN B | 5   | Input  | Noninverting input channel B |
| +IN C | 10  | Input  | Noninverting input channel C |
| +IN D | 12  | Input  | Noninverting input channel D |
| OUT A | 1   | Output | Output channel A             |
| OUT B | 7   | Output | Output channel B             |
| OUT C | 8   | Output | Output channel C             |
| OUT D | 14  | Output | Output channel D             |
| V-    | 11  | Power  | Negative supply              |
| V+    | 4   | Power  | Positive supply              |

## 5 Specifications

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                     |                       |  | MIN          | MAX           | UNIT |
|-------------------------------------|-----------------------|--|--------------|---------------|------|
| $V_S$                               | Supply voltage        |  |              | 40            | V    |
| Signal input voltage                | Common-mode           |  | $(V-) - 0.5$ | $(V+) + 0.5$  | V    |
|                                     | Differential          |  |              | $(V+) - (V-)$ |      |
| Current                             |                       |  |              | $\pm 10$      | mA   |
| Output short circuit <sup>(2)</sup> |                       |  | Continuous   |               |      |
| $T_A$                               | Operating temperature |  | -55          | 150           | °C   |
| $T_J$                               | Junction temperature  |  |              | 150           | °C   |
| $T_{stg}$                           | Storage temperature   |  | -65          | 150           | °C   |

(1) Operation outside the *Absolute Maximum Ratings* may cause permanent device damage. *Absolute Maximum Ratings* do not imply functional operation of the device at these or any other conditions beyond those listed under *Recommended Operating Conditions*. If used outside the *Recommended Operating Conditions* but within the *Absolute Maximum Ratings*, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) Short-circuit to ground, one amplifier per package.

### 5.2 ESD Ratings

|                                               |                         |                                                                       | VALUE      | UNIT |
|-----------------------------------------------|-------------------------|-----------------------------------------------------------------------|------------|------|
| $V_{(ESD)}$                                   | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | $\pm 4000$ | V    |
| <b>TLV2888D, TLV2888DGK, TLV888D, TLV4888</b> |                         |                                                                       |            |      |
| $V_{(ESD)}$                                   | Electrostatic discharge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | $\pm 250$  | V    |
| <b>TLV888DBV</b>                              |                         |                                                                       |            |      |
| $V_{(ESD)}$                                   | Electrostatic discharge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | $\pm 500$  | V    |

(1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

### 5.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|       |                               |               | MIN        | NOM | MAX      | UNIT |
|-------|-------------------------------|---------------|------------|-----|----------|------|
| $V_S$ | Supply voltage, $(V+) - (V-)$ | Single supply | 4.5        |     | 36       | V    |
|       |                               | Dual supply   | $\pm 2.25$ |     | $\pm 18$ |      |
| $T_A$ | Operating temperature         |               | -40        |     | 125      | °C   |

## 5.4 Thermal Information: TLV888

| THERMAL METRIC <sup>(1)</sup> |                                              | TLV888   |             | UNIT |
|-------------------------------|----------------------------------------------|----------|-------------|------|
|                               |                                              | D (SOIC) | DBV (SOT23) |      |
|                               |                                              | 8 PINS   | 5 PINS      |      |
| R <sub>θJA</sub>              | Junction-to-ambient thermal resistance       | 144.1    | 197.3       | °C/W |
| R <sub>θJC(top)</sub>         | Junction-to-case (top) thermal resistance    | 81.9     | 96.0        | °C/W |
| R <sub>θJB</sub>              | Junction-to-board thermal resistance         | 88.9     | 64.8        | °C/W |
| Ψ <sub>JT</sub>               | Junction-to-top characterization parameter   | 26.2     | 32.5        | °C/W |
| Ψ <sub>JB</sub>               | Junction-to-board characterization parameter | 88.3     | 64.4        | °C/W |
| R <sub>θJC(bot)</sub>         | Junction-to-case (bottom) thermal resistance | N/A      | N/A         | °C/W |

(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](#) application note.

## 5.5 Thermal Information: TLV2888

| THERMAL METRIC <sup>(1)</sup> |                                              | TLV2888  |             | UNIT |
|-------------------------------|----------------------------------------------|----------|-------------|------|
|                               |                                              | D (SOIC) | DGK (VSSOP) |      |
|                               |                                              | 8 PINS   | 8 PINS      |      |
| R <sub>θJA</sub>              | Junction-to-ambient thermal resistance       | 132.3    | 158.7       | °C/W |
| R <sub>θJC(top)</sub>         | Junction-to-case (top) thermal resistance    | 72.2     | 53.0        | °C/W |
| R <sub>θJB</sub>              | Junction-to-board thermal resistance         | 81.7     | 93.2        | °C/W |
| Ψ <sub>JT</sub>               | Junction-to-top characterization parameter   | 19.6     | 2.4         | °C/W |
| Ψ <sub>JB</sub>               | Junction-to-board characterization parameter | 80.6     | 91.6        | °C/W |
| R <sub>θJC(bot)</sub>         | Junction-to-case (bottom) thermal resistance | N/A      | N/A         | °C/W |

(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](#) application note.

## 5.6 Thermal Information: TLV4888

| THERMAL METRIC <sup>(1)</sup> |                                              | TLV4888  |            | UNIT |
|-------------------------------|----------------------------------------------|----------|------------|------|
|                               |                                              | D (SOIC) | PW (TSSOP) |      |
|                               |                                              | 14 PINS  | 14 PINS    |      |
| R <sub>θJA</sub>              | Junction-to-ambient thermal resistance       | 94.8     | 102.3      | °C/W |
| R <sub>θJC(top)</sub>         | Junction-to-case (top) thermal resistance    | 56.0     | 36.6       | °C/W |
| R <sub>θJB</sub>              | Junction-to-board thermal resistance         | 54.0     | 60.6       | °C/W |
| Ψ <sub>JT</sub>               | Junction-to-top characterization parameter   | 18.2     | 9.1        | °C/W |
| Ψ <sub>JB</sub>               | Junction-to-board characterization parameter | 53.5     | 59.9       | °C/W |
| R <sub>θJC(bot)</sub>         | Junction-to-case (bottom) thermal resistance | N/A      | N/A        | °C/W |

(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](#) application note.

## 5.7 Electrical Characteristics

at  $T_A = 25^\circ\text{C}$ ,  $V_S = 4.5\text{V}$  to  $36\text{V}$ ,  $V_{CM} = V_{OUT} = V_S / 2$ , and  $R_{LOAD} = 10\text{k}\Omega$  connected to  $V_S / 2$  (unless otherwise noted)

| PARAMETER                 |                                             | TEST CONDITIONS                                                                                                                | MIN                                                              | TYP                 | MAX        | UNIT                                 |
|---------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------------|------------|--------------------------------------|
| <b>OFFSET VOLTAGE</b>     |                                             |                                                                                                                                |                                                                  |                     |            |                                      |
| $V_{OS}$                  | Input offset voltage <sup>(1)</sup>         | $T_A = -40^\circ\text{C}$ to $+125^\circ\text{C}$                                                                              | $\pm 3$                                                          | $\pm 15$            | $\pm 20$   | $\mu\text{V}$                        |
|                           |                                             |                                                                                                                                |                                                                  |                     |            |                                      |
| $dV_{OS}/dT$              | Input offset voltage drift <sup>(1)</sup>   | $T_A = -40^\circ\text{C}$ to $+125^\circ\text{C}$                                                                              |                                                                  | $\pm 0.01$          | $\pm 0.05$ | $\mu\text{V}/^\circ\text{C}$         |
| $PSRR$                    | Power-supply rejection ratio <sup>(1)</sup> | $T_A = -40^\circ\text{C}$ to $+125^\circ\text{C}$                                                                              |                                                                  | $\pm 0.03$          | $\pm 0.5$  | $\mu\text{V}/\text{V}$               |
| <b>INPUT BIAS CURRENT</b> |                                             |                                                                                                                                |                                                                  |                     |            |                                      |
| $I_B$                     | Input bias current <sup>(1)</sup>           | $T_A = -40^\circ\text{C}$ to $+125^\circ\text{C}$                                                                              | $\pm 50$                                                         | $\pm 350$           | $\pm 7$    | $\text{pA}$                          |
|                           |                                             |                                                                                                                                |                                                                  |                     |            |                                      |
| $I_{OS}$                  | Input offset current <sup>(1)</sup>         | $T_A = -40^\circ\text{C}$ to $+125^\circ\text{C}$                                                                              | $\pm 100$                                                        | $\pm 600$           | $\pm 3$    | $\text{pA}$                          |
|                           |                                             |                                                                                                                                |                                                                  |                     |            |                                      |
| <b>NOISE</b>              |                                             |                                                                                                                                |                                                                  |                     |            |                                      |
| $E_n$                     | Input voltage noise                         | $f = 0.1\text{Hz}$ to $10\text{Hz}$                                                                                            |                                                                  | $0.180$             |            | $\mu\text{V}_{\text{PP}}$            |
| $e_n$                     | Input voltage noise density                 | $f = 10\text{Hz}$                                                                                                              |                                                                  | $7.6$               |            | $\text{nV}/\sqrt{\text{Hz}}$         |
|                           |                                             | $f = 100\text{Hz}$                                                                                                             |                                                                  | $7.6$               |            |                                      |
|                           |                                             | $f = 1\text{kHz}$                                                                                                              |                                                                  | $7.5$               |            |                                      |
| $i_n$                     | Input current noise density                 | $f = 1\text{kHz}$                                                                                                              |                                                                  | $175$               |            | $\text{fA}/\sqrt{\text{Hz}}$         |
| <b>INPUT VOLTAGE</b>      |                                             |                                                                                                                                |                                                                  |                     |            |                                      |
| $V_{CM}$                  | Common-mode voltage                         |                                                                                                                                | $(V-) - 0.1$                                                     | $(V+) - 1.7$        |            | $\text{V}$                           |
| $CMRR$                    | Common-mode rejection ratio                 | $(V-) - 0.1\text{V} \leq V_{CM} \leq (V+) - 1.7\text{V}$                                                                       | $V_S = \pm 2.25\text{V}$                                         | $118$               | $135$      | $\text{dB}$                          |
|                           |                                             |                                                                                                                                | $V_S = \pm 18\text{V}$                                           | $140$               | $150$      |                                      |
|                           |                                             | $(V-) - 0.1\text{V} \leq V_{CM} \leq (V+) - 1.7\text{V}$ ,<br>$T_A = -40^\circ\text{C}$ to $+125^\circ\text{C}$ <sup>(1)</sup> | $V_S = \pm 2.25\text{V}$                                         | $118$               | $130$      |                                      |
|                           |                                             |                                                                                                                                | $V_S = \pm 18\text{V}$                                           | $140$               | $150$      |                                      |
| <b>INPUT IMPEDANCE</b>    |                                             |                                                                                                                                |                                                                  |                     |            |                                      |
| $Z_{id}$                  | Differential input impedance                |                                                                                                                                |                                                                  | $100 \parallel 1.6$ |            | $\text{M}\Omega \parallel \text{pF}$ |
| $Z_{ic}$                  | Common-mode input impedance                 |                                                                                                                                |                                                                  | $1 \parallel 1.9$   |            | $\text{T}\Omega \parallel \text{pF}$ |
| <b>OPEN-LOOP GAIN</b>     |                                             |                                                                                                                                |                                                                  |                     |            |                                      |
| $A_{OL}$                  | Open-loop voltage gain                      | $V_S = \pm 15\text{V}$ ,<br>$(V-) + 0.6\text{V} < V_O < (V+) - 0.6\text{V}$ ,<br>$R_{LOAD} = 10\text{k}\Omega$                 |                                                                  | $130$               | $148$      | $\text{dB}$                          |
|                           |                                             |                                                                                                                                | $T_A = -40^\circ\text{C}$ to $+125^\circ\text{C}$ <sup>(1)</sup> | $130$               |            |                                      |
|                           |                                             | $V_S = \pm 15\text{V}$ ,<br>$(V-) + 1.7\text{V} < V_O < (V+) - 1.7\text{V}$ ,<br>$R_{LOAD} = 2\text{k}\Omega$                  |                                                                  | $130$               | $144$      |                                      |
|                           |                                             |                                                                                                                                | $T_A = -40^\circ\text{C}$ to $+125^\circ\text{C}$ <sup>(1)</sup> | $130$               |            |                                      |

## 5.7 Electrical Characteristics (continued)

at  $T_A = 25^\circ\text{C}$ ,  $V_S = 4.5\text{V}$  to  $36\text{V}$ ,  $V_{CM} = V_{OUT} = V_S / 2$ , and  $R_{LOAD} = 10\text{k}\Omega$  connected to  $V_S / 2$  (unless otherwise noted)

| PARAMETER                 | TEST CONDITIONS                      |                                                                                                               | MIN                                                              | TYP                                | MAX           | UNIT                   |
|---------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------|---------------|------------------------|
| <b>FREQUENCY RESPONSE</b> |                                      |                                                                                                               |                                                                  |                                    |               |                        |
| GBW                       | Gain-bandwidth product               |                                                                                                               |                                                                  | 14                                 |               | MHz                    |
| SR                        | Slew rate                            | Gain = 1, 10V step                                                                                            |                                                                  | 40                                 |               | $\text{V}/\mu\text{s}$ |
| THD+<br>N                 | Total harmonic distortion<br>+ noise | Gain = 1, $f = 1\text{kHz}$ , $V_{OUT} = 4V_{RMS}$                                                            |                                                                  | 0.00012%                           |               |                        |
|                           | Crosstalk                            | $f = 100\text{kHz}$                                                                                           |                                                                  | 110                                |               | dB                     |
| $t_S$                     | Settling time                        | $V_S = \pm 18\text{V}$ , gain = 1,<br>$10\text{V step}$                                                       | To 0.1%                                                          | 1                                  | $\mu\text{s}$ |                        |
|                           |                                      |                                                                                                               | To 0.01%                                                         | 15                                 |               |                        |
| $t_{OR}$                  | Overload recovery time               | $V_{IN} \times \text{gain} = V_S = \pm 18\text{V}$                                                            |                                                                  | 460                                |               | ns                     |
| <b>OUTPUT</b>             |                                      |                                                                                                               |                                                                  |                                    |               |                        |
| $V_O$                     | Voltage output swing<br>from rail    | Positive rail,<br>$V_S = 30\text{V}$                                                                          | No load <sup>(1)</sup>                                           | 26                                 | 40            | mV                     |
|                           |                                      |                                                                                                               | $R_{LOAD} = 10\text{k}\Omega$                                    | 122                                | 150           |                        |
|                           |                                      |                                                                                                               | $R_{LOAD} = 2\text{k}\Omega$                                     | 500                                | 575           |                        |
|                           |                                      | Negative rail,<br>$V_S = 30\text{V}$                                                                          | No load <sup>(1)</sup>                                           | 26                                 | 40            |                        |
|                           |                                      |                                                                                                               | $R_{LOAD} = 10\text{k}\Omega$                                    | 120                                | 135           |                        |
|                           |                                      |                                                                                                               | $R_{LOAD} = 2\text{k}\Omega$                                     | 515                                | 575           |                        |
|                           |                                      | $R_{LOAD} = 10\text{k}\Omega$ , $T_A = -40^\circ\text{C}$ to $+125^\circ\text{C}$ , both rails <sup>(1)</sup> |                                                                  |                                    | 250           |                        |
| $I_{SC}$                  | Short-circuit current                |                                                                                                               |                                                                  | $\pm 42$                           |               | mA                     |
| $C_{LOAD}$                | Capacitive load drive                |                                                                                                               |                                                                  | See <i>Typical Characteristics</i> |               | pF                     |
| $Z_O$                     | Open-loop output<br>impedance        | $f = 1\text{MHz}$                                                                                             |                                                                  | 220                                |               | $\Omega$               |
| <b>POWER SUPPLY</b>       |                                      |                                                                                                               |                                                                  |                                    |               |                        |
| $I_Q$                     | Quiescent current per<br>amplifier   | $V_S = \pm 2.25\text{V}$ ( $V_S = 4.5\text{V}$ ), $I_O = 0\text{A}$                                           |                                                                  | 1.5                                | 1.8           | mA                     |
|                           |                                      |                                                                                                               | $T_A = -40^\circ\text{C}$ to $+125^\circ\text{C}$ <sup>(1)</sup> | 1.5                                | 1.9           |                        |
|                           |                                      | $V_S = \pm 18\text{V}$ ( $V_S = 36\text{V}$ ), $I_O = 0\text{A}$                                              |                                                                  | 1.5                                | 1.8           |                        |
|                           |                                      |                                                                                                               | $T_A = -40^\circ\text{C}$ to $+125^\circ\text{C}$ <sup>(1)</sup> | 1.5                                | 1.9           |                        |

(1) Specification established from device population bench system measurements across multiple lots.

## 5.8 Typical Characteristics

at  $T_A = 25^\circ\text{C}$ ,  $V_S = \pm 18\text{V}$ ,  $V_{\text{CM}} = V_S / 2$ , and  $R_L = 10\text{k}\Omega$  (unless otherwise noted)



Figure 5-1. Offset Voltage Distribution



Figure 5-2. Offset Voltage Distribution



Figure 5-3. Offset Voltage Drift



Figure 5-4. Input Bias Current Distribution,  $I_{BN}$



Figure 5-5. Input Bias Current Distribution,  $I_{BP}$



Figure 5-6. Input Offset Current Distribution

## 5.8 Typical Characteristics (continued)

at  $T_A = 25^\circ\text{C}$ ,  $V_S = \pm 18\text{V}$ ,  $V_{CM} = V_S / 2$ , and  $R_L = 10\text{k}\Omega$  (unless otherwise noted)



Figure 5-7. Offset Voltage vs Common-Mode Voltage



Figure 5-8. Offset Voltage vs Common-Mode Voltage



Figure 5-9. Offset Voltage vs Temperature



Figure 5-10. Offset Voltage vs Supply Voltage



Figure 5-11. Input Bias Current vs Common-Mode Voltage



Figure 5-12. Open-Loop Gain and Phase vs Frequency

## 5.8 Typical Characteristics (continued)

at  $T_A = 25^\circ\text{C}$ ,  $V_S = \pm 18\text{V}$ ,  $V_{\text{CM}} = V_S / 2$ , and  $R_L = 10\text{k}\Omega$  (unless otherwise noted)



Figure 5-13. Closed-Loop Gain vs Frequency



Figure 5-14. Input Bias Current and Offset Current vs Temperature



Figure 5-15. Output Voltage Swing vs Output Current (Sourcing)



Figure 5-16. Output Voltage Swing vs Output Current (Sinking)



Figure 5-17. CMRR and PSRR vs Frequency



Figure 5-18. CMRR vs Temperature

## 5.8 Typical Characteristics (continued)

at  $T_A = 25^\circ\text{C}$ ,  $V_S = \pm 18\text{V}$ ,  $V_{\text{CM}} = V_S / 2$ , and  $R_L = 10\text{k}\Omega$  (unless otherwise noted)



## 5.8 Typical Characteristics (continued)

at  $T_A = 25^\circ\text{C}$ ,  $V_S = \pm 18\text{V}$ ,  $V_{CM} = V_S / 2$ , and  $R_L = 10\text{k}\Omega$  (unless otherwise noted)



Figure 5-25. Quiescent Current vs Supply Voltage



Figure 5-26. Quiescent Current vs Temperature



Figure 5-27. Open-Loop Output Impedance vs Frequency



Figure 5-28. Small-Signal Overshoot vs Capacitive Load



Figure 5-29. Small-Signal Overshoot vs Capacitive Load



Figure 5-30. No Phase Reversal

## 5.8 Typical Characteristics (continued)

at  $T_A = 25^\circ\text{C}$ ,  $V_S = \pm 18\text{V}$ ,  $V_{CM} = V_S / 2$ , and  $R_L = 10\text{k}\Omega$  (unless otherwise noted)



Figure 5-31. Positive Overload Recovery



Figure 5-32. Negative Overload Recovery



Figure 5-33. Small-Signal Step Response



Figure 5-34. Small-Signal Step Response



Figure 5-35. Large-Signal Step Response



Figure 5-36. Large-Signal Step Response

## 5.8 Typical Characteristics (continued)

at  $T_A = 25^\circ\text{C}$ ,  $V_S = \pm 18\text{V}$ ,  $V_{CM} = V_S / 2$ , and  $R_L = 10\text{k}\Omega$  (unless otherwise noted)



**Figure 5-37. Phase Margin vs Capacitive Load**



**Figure 5-38. Settling Time**



**Figure 5-39. Short Circuit Current vs Temperature**



**Figure 5-40. Maximum Output Voltage vs Frequency**



**Figure 5-41. EMIRR vs Frequency**



**Figure 5-42. Channel Separation**

## 6 Detailed Description

### 6.1 Overview

The TLVx888 operational amplifiers combine precision offset and drift with excellent overall performance, making the device a great choice for a wide variety of precision applications. The precision offset drift of only  $0.01\mu\text{V}/^\circ\text{C}$  provides stability over the entire operating temperature range of  $-40^\circ\text{C}$  to  $+125^\circ\text{C}$ . In addition, this device offers excellent linear performance with high CMRR, PSRR, and  $A_{OL}$ . As with all amplifiers, applications with noisy or high-impedance power supplies require decoupling capacitors close to the device pins. In most cases,  $0.1\mu\text{F}$  capacitors are adequate. For details and a layout example, see [Section 7.4](#).

The TLVx888 is part of a family of zero-drift, MUX-friendly operational amplifiers. This device operates from 4.5V to 36V, is unity-gain stable, and is designed for a wide range of general-purpose and precision applications. The zero-drift architecture provides ultra-low input offset voltage and near-zero input offset voltage drift over temperature and time. This choice of architecture also offers outstanding ac performance, such as ultra-low broadband noise, zero flicker noise, and outstanding distortion performance when operating at less than the chopper frequency.

The following section shows a representation of the proprietary TLVx888 architecture.

### 6.2 Functional Block Diagram



### 6.3 Feature Description

The TLVx888 operational amplifiers use a proprietary, periodic autocalibration technique to provide extremely low input offset voltage and input offset voltage drift over time and temperature. The devices have several integrated features to help maintain a high level of precision through a variety of applications. These include a phase-reversal protection, EMI rejection, electrical overstress protection, and MUX-friendly inputs.

Several design techniques and considerations to maintain the specified performance of the TLVx888 are detailed in the [Optimizing Chopper Amplifier Accuracy](#) and [Op Amp Offset Voltage and Bias Current Limitations](#) application notes.

#### 6.3.1 Input Common-Mode Range

The TLVx888 are specified for operation from 4.5V to 36V ( $\pm 2.25\text{V}$  to  $\pm 18\text{V}$ ). The TLVx888 provide a wide input common-mode voltage ( $V_{CM}$ ) range that includes the negative rail making them an excellent choice for single supply operation. The input common-mode voltage to the positive rail is limited to  $(V+) - 1.7\text{V}$ . Limit the input common mode voltage to  $(V-) - 0.1\text{V} \leq V_{CM} \leq (V+) - 1.7\text{V}$  to maintain specified performance.

### 6.3.2 Phase-Reversal Protection

The TLVx888 have internal phase-reversal protection. Some op amps exhibit a phase reversal when the input is driven beyond the linear common-mode range. This condition is most often encountered in noninverting circuits when the input is driven beyond the specified common-mode voltage range, causing the output to reverse into the opposite rail. The TLVx888 input prevents phase reversal with excessive common-mode voltage. Instead, the output limits into the appropriate rail. [Figure 6-1](#) shows this performance.



**Figure 6-1. No Phase Reversal**

### 6.3.3 Chopping Transients

Zero-drift amplifiers such as the TLVx888 use a switching architecture on the inputs to correct for the intrinsic offset and drift of the amplifier. Charge injection from the integrated switches on the inputs can introduce short transients in the input bias current of the amplifier. The extremely short duration of these pulses prevents the pulses from amplifying; however, the pulses can be coupled to the output of the amplifier through the feedback network. Use low value resistors to minimize the input transient effects at the output of the amplifier. Use a low-pass filter, such as an RC network, to minimize any additional noise attributed to the transients. The chopping frequency of the TLVx888 is typically 200kHz.

### 6.3.4 EMI Rejection

The TLVx888 uses integrated electromagnetic interference (EMI) filtering to reduce the effects of EMI interference from sources such as wireless communications and densely-populated boards with a mix of analog signal chain and digital components. EMI immunity can be improved with circuit design techniques; the TLVx888 benefits from these design improvements.

High-frequency signals conducted or radiated to any pin of the operational amplifier can result in adverse effects, as there is insufficient amplifier loop gain to correct for signals with spectral content outside the bandwidth. Conducted or radiated EMI on inputs, power supply, or output can result in unexpected dc offsets, transient voltages, or other unknown behavior. Take care to properly shield and isolate sensitive analog nodes from noisy radio signals and digital clocks and interfaces.

### 6.3.5 Electrical Overstress

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but can involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect from accidental ESD events both before and during product assembly.

A good understanding of this basic ESD circuitry and the relevance to an electrical overstress event is helpful. [Figure 6-2](#) shows an illustration of the ESD circuits contained in the TLVx888 (shown as the dashed line area). The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines, where the diodes meet at an absorption device internal to the op amp. This protection circuitry is intended to remain inactive during normal circuit operation.

An ESD event produces a short-duration, high-voltage pulse that is transformed into a short-duration, high-current pulse while discharging through a semiconductor device. The ESD protection circuits are designed to provide a current path around the operational amplifier core to prevent damage. The energy absorbed by the protection circuitry is then dissipated as heat.

When an ESD voltage develops across two or more amplifier device pins, current flows through one or more steering diodes. Depending on the path that the current takes, the absorption device can activate. The absorption device has a trigger or threshold voltage that is greater than the normal operating voltage of the TLVx888, but less than the device breakdown voltage level. When this threshold is exceeded, the absorption device quickly activates and clamps the voltage across the supply rails to a safe level.

[Figure 6-2](#) shows that when the operational amplifier connects into a circuit, the ESD protection components are intended to remain inactive, and do not become involved in the application circuit operation. However, circumstances can arise where an applied voltage exceeds the operating voltage range of a given pin. If this condition occurs, there is a risk that some internal ESD protection circuits are biased on and conduct current. Any such current flow occurs through steering-diode paths and rarely involves the absorption device.



Notes:  $V_{IN} = (V+) + 500\text{mV}$ .

TVS:  $V+ < V_{TVSBR(\text{min})} < 40\text{V}$ , where  $V_{TVSBR(\text{min})}$  is the minimum specified value for the TVS breakdown voltage.

Suggested value for  $R_S$  is approximately  $5\text{k}\Omega$  in an overvoltage condition.

**Figure 6-2. Equivalent Internal ESD Circuitry Relative to a Typical Circuit Application**

Figure 6-2 shows a specific example where the input voltage ( $V_{IN}$ ) exceeds the positive supply voltage ( $V_+$ ) by 500mV or more. Much of what happens in the circuit depends on the supply characteristics. If  $V_+$  can sink the current, one of the upper input steering diodes conducts and directs current to  $+V_S$ . Excessively high current levels can flow with increasingly higher  $V_{IN}$ . As a result, the data sheet specifications recommend that applications limit the input current to 10mA.

If the supply is not capable of sinking the current,  $V_{IN}$  can begin sourcing current to the operational amplifier, and then take over as the source of positive supply voltage. The danger in this case is that the voltage can rise to levels that exceed the operational amplifier absolute maximum ratings.

Another common question involves what happens to the amplifier if an input signal is applied to the input while the power supplies  $V_+$  or  $V_-$  are at 0V. Again, this question depends on the supply characteristic while at 0V, or at a level below the input signal amplitude. If the supplies appear as high impedance, then the operational amplifier supply current can be supplied by the input source through the current-steering diodes. This state is not a normal biasing condition for the amplifier and can result in specification degradation or abnormal operation. If the supplies are low impedance, then the current through the steering diodes can become quite high. The current level depends on the ability of the input source to deliver current, and any resistance in the input path.

If there is any uncertainty about the ability of the supply to absorb this current, add external transient voltage suppressor (TVS) diodes to the supply pins; see also Figure 6-2. The breakdown voltage must be selected such that the diode does not turn on during normal operation. However, the breakdown voltage must be low enough so that the TVS diode conducts if the supply pin begins to rise above the safe operating supply voltage level.

### 6.3.6 MUX-Friendly Inputs

The TLVx888 features a proprietary input stage design that allows an input differential voltage to be applied while maintaining high input impedance. Typically, high-voltage CMOS or bipolar-junction input amplifiers feature antiparallel diodes that protect input transistors from large  $V_{GS}$  voltages that can exceed the semiconductor process maximum and permanently damage the device. Large  $V_{GS}$  voltages can be forced when applying a large input step, switching between channels, or attempting to use the amplifier as a comparator.

The TLVx888 solves these problems with a switched-input technique that prevents large input bias currents when large differential voltages are applied. This input architecture addresses many issues seen in switched or multiplexed applications, where large disruptions to RC filtering networks are caused by fast switching between large potentials. Figure 6-3 shows a typical application where MUX-Friendly inputs can improve settling time performance. The TLVx888 offers outstanding settling performance as a result of these design innovations and built-in slew-rate boost and wide bandwidth. The TLVx888 can also be used as a comparator. Differential and common-mode input ranges still apply.



**Figure 6-3. Multiplexed Application**

## 6.4 Device Functional Modes

The TLVx888 has a single functional mode, and is operational when the power-supply voltage is greater than 4.5V ( $\pm 2.25V$ ). The recommended power supply voltage for the TLVx888 is 36V ( $\pm 18V$ ).

## 7 Application and Implementation

---

### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

---

### 7.1 Application Information

The TLVx888 operational amplifier combines precision offset and drift with excellent overall performance, making the device an excellent choice for many precision applications. The precision offset drift of only  $0.01\mu\text{V}/^\circ\text{C}$  provides stability over the entire temperature range. In addition, the device pairs excellent CMRR, PSRR, and  $A_{OL}$  dc performance with outstanding low-noise operation. As with all amplifiers, applications with noisy or high-impedance power supplies require decoupling capacitors close to the device pins. In most cases,  $0.1\mu\text{F}$  capacitors are adequate.

#### 7.1.1 Basic Noise Calculations

Low-noise circuit design requires careful analysis of all noise sources. In many cases, external noise sources can dominate; consider the effect of source resistance on overall op-amp noise performance. Total noise of the circuit is the root-sum-square combination of all noise components.

The resistive portion of the source impedance produces thermal noise proportional to the square root of the resistance. The source impedance is typically fixed; consequently, select op amp and the feedback resistors that minimize the respective contributions to the total noise.

Figure 7-1 shows the noninverting op-amp circuit configurations with gain. Figure 7-2 shows the inverting op-amp circuit configurations with gain. In circuit configurations with gain, the feedback network resistors also contribute noise. In general, the current noise of the op amp reacts with the feedback resistors to create additional noise components. However, the low current noise of the TLVx888 means that the current noise contribution can be ignored.

The feedback resistor values can generally be chosen to make these noise sources negligible. Low impedance feedback resistors load the output of the amplifier. The equations for total noise are shown for both configurations.

For additional resources on noise calculations, visit [TI Precision Labs](#).



**Figure 7-1. Noise Calculation in Noninverting Gain Configurations**

$$E_o = e_o \sqrt{BW_N} [V_{RMS}] \quad (1)$$

$$e_o = \left(1 + \frac{R_2}{R_1}\right) \sqrt{e_s^2 + e_n^2 + (e_{R1} \parallel R_2)^2 + (i_N R_S)^2 + \left(i_N \frac{R_1 R_2}{R_1 + R_2}\right)^2} \left[ \frac{V}{\sqrt{Hz}} \right] \quad (2)$$

$$e_s = \sqrt{4k_B T(K) R_S} \left[ \frac{V}{\sqrt{Hz}} \right] \quad (3)$$

$$e_{R1} \parallel R_2 = \sqrt{4k_B T(K) \left( \frac{R_1 R_2}{R_1 + R_2} \right)} \left[ \frac{V}{\sqrt{Hz}} \right] \quad (4)$$

$$k_B = 1.38065 \times 10^{-23} \left[ \frac{J}{K} \right] \quad (5)$$

$$T(K) = 2.37.15 + T(^{\circ}C) [K] \quad (6)$$

where

- $e_n$  is the voltage noise spectral density of the amplifier. For the TLVx888,  $e_n = 7.5\text{nV}/\sqrt{\text{Hz}}$  at 1kHz
- $e_o$  is the total noise density
- $e_s$  is the thermal noise of  $R_S$
- $e_{R1} \parallel R_2$  is the thermal noise of  $R_1 \parallel R_2$
- $k_B$  is the Boltzmann constant
- $T(K)$  is the temperature in kelvins



**Figure 7-2. Noise Calculation in Inverting Gain Configurations**

$$E_o = e_{oV} \sqrt{BW_N} [V_{RMS}] \quad (7)$$

$$e_{oV} = \left(1 + \frac{R_2}{R_S + R_1}\right) \sqrt{e_N^2 + (e_{R1} + R_S || R_2)^2 + \left(i_N \frac{(R_S + R_1)R_2}{R_S + R_1 + R_2}\right)^2} \left[ \frac{V}{\sqrt{Hz}} \right] \quad (8)$$

$$e_{R1 + R_S || R_2} = \sqrt{4k_B T(K) \left( \frac{(R_S + R_1)R_2}{R_S + R_1 + R_2} \right)} \left[ \frac{V}{\sqrt{Hz}} \right] \quad (9)$$

$$k_B = 1.38065 \times 10^{-23} \left[ \frac{J}{K} \right] \quad (10)$$

$$T(K) = 2.37.15 + T(^{\circ}C) [K] \quad (11)$$

where

- See
- $e_n$  is the voltage noise spectral density of the amplifier. For the TLVx888,  $e_n = 7.5\text{nV}/\sqrt{\text{Hz}}$  at 1kHz)
- $e_o$  is the total noise density
- $e_S$  is the thermal noise of  $R_S$
- $e_{(R_1 + R_S) || R_2}$  is the thermal noise of  $(R_1 + R_S) || R_2$
- $k_B$  is the Boltzmann constant
- $T(K)$  is the temperature in kelvins

## 7.2 Typical Applications

### 7.2.1 High-Side Current Sensing



**Figure 7-3. High-Side Current Monitor**

#### 7.2.1.1 Design Requirements

A common systems requirement is to monitor the current being delivered to a load. Monitoring confirms that normal current levels are being maintained, and also provides an alert if an overcurrent condition occurs.

Fortunately, a relatively simple current monitor circuit can be achieved using a precision op amp, such as the TLVx888. This device has exceptional precision and wide gain bandwidth product to accommodate for very high gain configurations.

The TLVx888 is configured as a difference amplifier with a predetermined gain. The difference amplifier inputs are connected across a sense resistor through which the load current flows. The sense resistor can be connected to the high side or low side of the circuit through which the load current flows. Commonly, high-side current sensing is applied. [Figure 7-3](#) shows an applicable TLVx888 configuration. Low-side current sensing can be applied as well if the sense resistor can be placed between the load and ground.

Use the following parameters for this design example:

- Dual supply:  $\pm 15V$
- Linear output voltage range: 0V to 5V
- Load current,  $I_L$ : 1mA to 100mA

The following design details and equations can be used to reconfigure this design for different output voltage ranges and current loads.

### 7.2.1.2 Detailed Design Procedure

Designing a high-side current monitor circuit is straightforward, provided that the amplifier electrical characteristics are carefully considered so that linear operation is maintained. Other additional characteristics, such as the input voltage range of the analog to digital converter (ADC) that follows the current monitor stage, must also be considered when configuring the system.



**Figure 7-4. High Side Current Sense With Gain Stage**

For example, consider the design of a TLVx888 high-side current monitor with an output voltage range set to be compatible with the input of an ADC with a full-scale input range of 0V to 5V. Although the TLVx888 is specified as a rail-to-rail output amplifier, the linear output operating range (like all amplifiers) does not quite extend all the way to the supply rails. This linear operating range must be considered.

In this design example, the TLVx888 is powered by  $\pm 15V$ ; therefore, the device is easily capable of providing the 0V to 5V swing; or even more, if the ADC has a wider input range.

The best measure of an op-amp linear output voltage range comes from the open-loop voltage gain ( $A_{OL}$ ) specification listed in the *Electrical Characteristics* table. The  $A_{OL}$  test conditions specify a linear swing range from 600mV from each supply rail ( $R_L = 10k\Omega$ ).

A nominal load current ( $I_L$ ) of 100mA is used in this example. In most applications, however, the ability to monitor current levels far less than 100mA is useful.

Selection of current sense resistor  $R_S$  comes down to how much voltage drop can be tolerated at maximum current and the permissible power loss or dissipation. A good compromise for a 100mA sense application is an  $R_S$  of 100mΩ. That value results in a power dissipation of 1mW, and a 10mV drop at 100mA.

Next, determine the gain of the TLVx888 difference amplifier circuit. The maximum current of 100mA flowing through a 100mΩ sense resistor results in 100mV across the resistor. The gain of the difference amplifier is limited by the required input common-mode voltage. A gain of 1/2, for example, provides a 1/3 attenuation of the high side voltage seen by the circuit. The attenuation is enough to keep the input common-mode within the range of the TLVx888,  $(V+) - 1.7V$ .

The differential voltage that is applied across the TLVx888 difference amplifier circuit inputs is attenuated by the difference amplifier and a gain stage is needed for proper scaling. Conveniently, the second channel of the TLV2888 can be used. The ultra-low offset and wide-bandwidth enable very high gain configurations. In this example, a gain of 1000V/V provides the necessary scaling for a 0V to 5V output.

The TLVx888 output voltage is intentionally limited to 5V. However, because of the  $\pm 15V$  supply, the output voltage can be much higher to allow for a higher voltage data converter with a wider dynamic range.

The TLVx888 output, as well as other CMOS output amplifiers, often swing closer to 0V (in single supply configurations) than the linear output parameters suggest. The voltage output swing,  $V_O$  (see the *Electrical Characteristics* table), is not an indication of the linear output range, but rather how close the output can move towards the supply rail. In that region, the amplifier output approaches saturation, and the amplifier ceases to

operate linearly. Thus, in the current-monitor application, the current-measurement capability can continue to much less than the 600mV output level. However, keep in mind that the linearity errors are becoming large.

Lastly, some notes about maximizing the high-side current monitor performance:

1. All resistor values are critical for accurate gain results. Match resistor pairs of [R1 and R3] and [R2 and R4] as closely as possible to minimize common-mode mismatch error. Use a 0.1% tolerance, or better. Often, selecting two adjacent resistors on a reel provides close matching compared to random selection. The RES21A provides an even more elegant circuit design with better performance than discrete 0.1% resistors.
2. Keep the closed-loop gain,  $G$ , of the difference amplifier set to a reasonable value to reduce gain error and maximize bandwidth. The high bandwidth of TLVx888 enables very high gain configurations.
3. Although current monitoring is often used for monitoring dc supply currents, ac current can also be monitored. Special attention to the  $-3\text{dB}$  cutoff frequency of the circuit is warranted.

For more information about amplifier-based, high-side current monitors, see the [TI Analog Engineer's Circuit Cookbook: Amplifiers](#).

#### 7.2.1.3 Application Curve



**Figure 7-5. Current Sense Measurement Results**

### 7.2.2 Programmable Current Source

Figure 7-6 shows the basic configuration for a precision current source using the TLVx888. The circuit provides a configurable current source to a floating load. Figure 7-6 uses a digital-to-analog converter (DAC) to set the current level. For example, a 5V full-scale voltage at the input of the amplifier provides a 100mA current source.



**Figure 7-6. Programmable, Precision Current Source**

### 7.2.3 Programmable Current Source For A Grounded Load

Figure 7-7 shows the TLVx888 configured as a programmable current source for a ground referenced load. To achieve single supply operation, a two stage design is employed. The first stage sets a reference current, and the second stage acts as a current mirror with gain. The TLVx888 are used to regulate the current sourced from the transistors in both stages.



**Figure 7-7. Single Supply Programmable Current Source For A Ground Referenced Load**

## 7.3 Power Supply Recommendations

The TLVx888 are specified for operation from 4.5V to 36V ( $\pm 2.25V$  to  $\pm 18V$ ). The TLVx888 operates on both single and dual supplies. The TLVx888 do not require symmetrical supplies; the op amps only require a minimum voltage of 4.5V to operate.

### CAUTION

Supply voltages larger than 40V can permanently damage the device (see the *Absolute Maximum Ratings* table).

Place  $0.1\mu F$  bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, see [Section 7.4](#).

## 7.4 Layout

### 7.4.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices:

- For the lowest offset voltage, avoid temperature gradients that create thermoelectric (Seebeck) effects in the thermocouple junctions formed from connecting dissimilar conductors. Also:
  - Use low thermoelectric-coefficient conditions (avoid dissimilar metals).
  - Thermally isolate components from power supplies or other heat sources.
  - Shield operational amplifier and input circuitry from air currents, such as cooling fans.
- Noise can propagate into analog circuitry through the power pins of the op amp and the circuit as a whole. Bypass capacitors reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
  - Connect low-ESR,  $0.1\mu F$  ceramic bypass capacitors between each supply pin and ground, placed as close as possible to the device. A single bypass capacitor from V+ to ground is applicable for single-supply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most effective methods of noise suppression. One or more layers on multilayer PCBs are typically devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Physically separate digital and analog grounds paying attention to the flow of the ground current. For more detailed information, see the [The PCB is a component of op amp design](#) analog application journal.
- To reduce parasitic coupling, run the input traces as far away as possible from the supply or output traces. If these traces cannot be separated, cross the sensitive trace perpendicular as opposed to in parallel with the noisy trace.
- Place the external components as close as possible to the device. As [Figure 7-9](#) shows, keep the feedback resistor (R3) and gain resistor (R4) close to the inverting input to minimize parasitic capacitance.
- Keep the length of input traces as short as possible. Short traces to the inverting input help to minimize parasitic capacitance on the inverting input. Always remember that the input traces are the most sensitive part of the circuit.
- For best performance, clean the PCB following board assembly.
- Any precision integrated circuit can experience performance shifts due to moisture ingress into the plastic package. Following any aqueous PCB cleaning process, bake the PCB assembly to remove moisture introduced into the device packaging during the cleaning process. A low-temperature, post-cleaning bake at  $85^\circ C$  for 30 minutes is sufficient for most circumstances.

### 7.4.2 Layout Example



**Figure 7-8. Schematic Representation**



**Figure 7-9. Operational Amplifier Board Layout for Noninverting Amplifier Configuration**

## 8 Device and Documentation Support

### 8.1 Device Support

#### 8.1.1 Development Support

##### 8.1.1.1 PSpice® for TI

PSpice® for TI is a design and simulation environment that helps evaluate performance of analog circuits. Create subsystem designs and prototype designs before committing to layout and fabrication, reducing development cost and time to market.

##### 8.1.1.2 TINA-TI™ Simulation Software (Free Download)

TINA-TI™ simulation software is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI simulation software is a free, fully-functional version of the TINA™ software, preloaded with a library of macromodels, in addition to a range of both passive and active models. TINA-TI simulation software provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a [free download](#) from the [Design and simulation tools](#) web page, TINA-TI simulation software offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

---

#### Note

These files require that either the TINA software or TINA-TI software be installed. Download the free TINA-TI simulation software from the [TINA-TI™ software folder](#).

---

### 8.2 Documentation Support

#### 8.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, [Zero-drift Amplifiers: Features and Benefits](#) application brief
- Texas Instruments, [The PCB is a component of op amp design](#) application note
- Texas Instruments, [Operational amplifier gain stability, Part 3: AC gain-error analysis](#)
- Texas Instruments, [Operational amplifier gain stability, Part 2: DC gain-error analysis](#)
- Texas Instruments, [Using infinite-gain, MFB filter topology in fully differential active filters](#) application note
- Texas Instruments, [Op Amp Performance Analysis](#)
- Texas Instruments, [Single-Supply Operation of Operational Amplifiers](#) application note
- Texas Instruments, [Shelf-Life Evaluation of Lead-Free Component Finishes](#) application note
- Texas Instruments, [Feedback Plots Define Op Amp AC Performance](#) application note
- Texas Instruments, [EMI Rejection Ratio of Operational Amplifiers](#) application note
- Texas Instruments, [Analog Linearization of Resistance Temperature Detectors](#) application note
- Texas Instruments, [TI Precision Design TIPD102 High-Side Voltage-to-Current \(V-I\) Converter](#)

### 8.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on [ti.com](#). Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 8.4 Support Resources

[TI E2E™ support forums](#) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use](#).

## 8.5 Trademarks

TINA-TI™ and TI E2E™ are trademarks of Texas Instruments.

TINA™ is a trademark of DesignSoft, Inc.

PSpice® is a registered trademark of Cadence Design Systems, Inc.

All trademarks are the property of their respective owners.

## 8.6 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.



ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 8.7 Glossary

[TI Glossary](#) This glossary lists and explains terms, acronyms, and definitions.

## 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| <b>Changes from Revision A (September 2025) to Revision B (December 2025)</b>                                               | <b>Page</b> |
|-----------------------------------------------------------------------------------------------------------------------------|-------------|
| • Changed TLV888 DBV (SOT-23, 5), and TLV4888 D (SOIC, 14) and PW (TSSOP, 14) from preview to production data (active)..... | 1           |
| • Changed human-body-model (HBM) from $\pm 1000\text{V}$ to $\pm 4000\text{V}$ in ESD Ratings.....                          | 5           |

| <b>Changes from Revision * (December 2024) to Revision A (September 2025)</b>                             | <b>Page</b> |
|-----------------------------------------------------------------------------------------------------------|-------------|
| • Changed TLV888D (SOIC) and TLV2888 DGK (VSSOP) packages from preview to production data (active). 1     | 1           |
| • Updated application circuit in <i>Description</i> .....                                                 | 1           |
| • Updated offset voltage drift value to fix typo in <i>Description</i> .....                              | 1           |
| • Updated TLV2888 (D, SOIC-8) <i>Thermal Information</i> .....                                            | 6           |
| • Added note 1 to common-mode rejection ratio for $T_A = -40^\circ\text{C}$ to $+125^\circ\text{C}$ ..... | 7           |
| • Updated open-loop voltage gain for $R_{\text{LOAD}} = 2\text{k}\Omega$ test condition.....              | 7           |
| • Added note 1 to open-loop voltage gain for $T_A = -40^\circ\text{C}$ to $+125^\circ\text{C}$ .....      | 7           |
| • Added note 1 to voltage output swing from rail for no load.....                                         | 7           |
| • Updated voltage output swing from rail for no load.....                                                 | 7           |

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins  | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|-----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| TLV2888DGKR           | Active        | Production           | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | 3VBS                |
| TLV2888DR             | Active        | Production           | SOIC (D)   8    | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | TL2888              |
| TLV2888DR.A           | Active        | Production           | SOIC (D)   8    | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | TL2888              |
| TLV4888DR             | Active        | Production           | SOIC (D)   14   | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | TLV4888             |
| TLV4888PWR            | Active        | Production           | TSSOP (PW)   14 | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | TLV4888             |
| TLV888DR              | Active        | Production           | SOIC (D)   8    | 3000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | TL888               |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| TLV2888DGKR | VSSOP        | DGK             | 8    | 2500 | 330.0              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| TLV4888PWR  | TSSOP        | PW              | 14   | 3000 | 330.0              | 12.4               | 6.9     | 5.6     | 1.6     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV2888DGKR | VSSOP        | DGK             | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| TLV4888PWR  | TSSOP        | PW              | 14   | 3000 | 353.0       | 353.0      | 32.0        |

# PACKAGE OUTLINE

DGK0008A



VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-187.

# EXAMPLE BOARD LAYOUT

DGK0008A

™ VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



4214862/A 04/2023

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
9. Size of metal pad may vary due to creepage requirement.

# EXAMPLE STENCIL DESIGN

DGK0008A

<sup>TM</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
SCALE: 15X

4214862/A 04/2023

NOTES: (continued)

11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
12. Board assembly site may have different recommendations for stencil design.

# PACKAGE OUTLINE

D0014A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
5. Reference JEDEC registration MS-012, variation AB.

# EXAMPLE BOARD LAYOUT

D0014A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



LAND PATTERN EXAMPLE  
SCALE:8X



SOLDER MASK DETAILS

4220718/A 09/2016

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

## EXAMPLE STENCIL DESIGN

**D0014A**

## **SOIC - 1.75 mm max height**

## SMALL OUTLINE INTEGRATED CIRCUIT



**SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:8X**

4220718/A 09/2016

#### NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.



# PACKAGE OUTLINE

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.

# EXAMPLE BOARD LAYOUT

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:8X



SOLDER MASK DETAILS

4214825/C 02/2019

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



SOLDER PASTE EXAMPLE  
BASED ON .005 INCH [0.125 MM] THICK STENCIL  
SCALE:8X

4214825/C 02/2019

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

# PACKAGE OUTLINE

PW0014A



TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.

# EXAMPLE BOARD LAYOUT

PW0014A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE: 10X



4220202/B 12/2023

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

PW0014A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE: 10X

4220202/B 12/2023

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2026, Texas Instruments Incorporated

Last updated 10/2025