- Low r<sub>DS(on)</sub> . . . 5 Ω Typical
- Avalanche Energy . . . 30 mJ
- Eight Power DMOS-Transistor Outputs of 150-mA Continuous Current
- 500-mA Typical Current-Limiting Capability
- Output Clamp Voltage . . . 50 V
- Four Distinct Function Modes
- Low Power Consumption

### description

This power logic 8-bit addressable latch controls open-drain DMOS-transistor outputs and is designed for general-purpose storage applications in digital systems. Specific uses include working registers, serial-holding registers, and decoders or demultiplexers. This is a multifunctional device capable of storing single-line data in eight addressable latches and 3-to-8 decoder or demultiplexer with active-low DMOS outputs.

Four distinct modes of operation are selectable by controlling the clear ( $\overline{CLR}$ ) and enable ( $\overline{G}$ ) inputs as enumerated in the function table. In the addressable-latch mode, data at the data-in (D) terminal is written into the addressed latch. The addressed DMOS-transistor output inverts the data input with all unaddressed DMOS-transistor outputs remaining in their previous states. In the memory mode, all DMOS-transistor outputs remain in their previous states and are unaffected by the data or address inputs. To eliminate the possibility of entering erroneous data in the latch, enable G should be held high (inactive) while the address lines are changing. In the 3-to-8 decoding or demultiplexing mode, the addressed output is inverted with respect to the D input and all other

## DW OR N PACKAGE (TOP VIEW)



NC - No internal connection

#### **FUNCTION TABLE**

| INF    | PUT    | S      | OUTPUT OF          | EACH                               | - INCTION               |
|--------|--------|--------|--------------------|------------------------------------|-------------------------|
| CLR    | G      | D      | ADDRESSED<br>DRAIN | OTHER<br>DRAIN                     | FUNCTION                |
| H<br>H | L<br>L | H<br>L | L<br>H             | Q <sub>io</sub><br>Q <sub>io</sub> | Addressable<br>Latch    |
| Н      | Н      | Χ      | Q <sub>io</sub>    | Q <sub>io</sub>                    | Memory                  |
| L<br>L | L<br>L | H<br>L | L<br>H             | H<br>H                             | 8-Line<br>Demultiplexer |
| L      | Н      | Х      | Н                  | Н                                  | Clear                   |

#### LATCH SELECTION TABLE

| SELE | CT IN | DRAIN |           |
|------|-------|-------|-----------|
| S2   | S1    | S0    | ADDRESSED |
| L    | L     | L     | 0         |
| L    | L     | Н     | 1         |
| L    | Н     | L     | 2         |
| L    | Н     | Н     | 3         |
| Н    | L     | L     | 4         |
| Н    | L     | Н     | 5         |
| Н    | Н     | L     | 6         |
| Н    | Н     | Н     | 7         |

H = high level, L = low level

outputs are off. In the clear mode, all outputs are off and unaffected by the address and data inputs. When data is low for a given output, the DMOS-transistor output is off. When data is high, the DMOS-transistor output has sink-current capability.

Outputs are low-side, open-drain DMOS transistors with output ratings of 50 V and 150-mA continuous sink-current capability. Each output provides a 500-mA typical current limit at  $T_C = 25^{\circ}C$ . The current limit decreases as the junction temperature increases for additional device protection.

The TPIC6B259 is characterized for operation over the operating case temperature range of -40°C to 125°C.

# logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



# logic diagram (positive logic)





### schematic of inputs and outputs



## absolute maximum ratings over the recommended operating case temperature range (unless otherwise noted)†

| Logic supply voltage, V <sub>CC</sub> (see Note 1)                                     | 7 V                          |
|----------------------------------------------------------------------------------------|------------------------------|
| Logic input voltage range, V <sub>I</sub>                                              | 0.3 V to 7 V                 |
| Power DMOS drain-to-source voltage, V <sub>DS</sub> (see Note 2)                       | 50 V                         |
| Continuous source-to-drain diode anode current                                         | 500 mA                       |
| Pulsed source-to-drain diode anode current (see Note 3)                                | 1 A                          |
| Pulsed drain current, each output, all outputs on, ID, TC = 25°C (see Note             | e 3) 500 mA                  |
| Continuous drain current, each output, all outputs on, ID, TC = 25°C                   | 150 mA                       |
| Peak drain current single output, I <sub>DM</sub> , T <sub>C</sub> = 25°C (see Note 3) | 500 mA                       |
| Single-pulse avalanche energy, EAS (see Figure 4)                                      | 30 mJ                        |
| Avalanche current, I <sub>AS</sub> (see Note 4)                                        | 500 mA                       |
| Continuous total dissipation                                                           | See Dissipating Rating Table |
| Operating virtual junction temperature range, T <sub>J</sub>                           | –40°C to 150°C               |
| Operating case temperature range, T <sub>C</sub>                                       | –40°C to 125°C               |
| Storage temperature range                                                              | –65°C to 150°C               |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                           | 260°C                        |
|                                                                                        |                              |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values are with respect to GND.
  - 2. Each power DMOS source is internally connected to GND.
  - 3. Pulse duration  $\leq$  100  $\mu s$  and duty cycle  $\leq$  2%.
  - 4. DRAIN supply voltage = 15 V, starting junction temperature ( $T_{JS}$ ) = 25°C, L = 200 mH,  $I_{AS}$  = 0.5 A (see Figure 4).

### **DISSIPATION RATING TABLE**

| PACKAGE | $T_C \le 25^{\circ}C$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>C</sub> = 25°C | T <sub>C</sub> = 125°C<br>POWER RATING |
|---------|------------------------------------|------------------------------------------------|----------------------------------------|
| DW      | 1389 mW                            | 11.1 mW/°C                                     | 278 mW                                 |
| N       | 1050 mW                            | 10.5 mW/°C                                     | 263 mW                                 |



## recommended operating conditions

|                                                                                               | MIN                  | MAX                  | UNIT |
|-----------------------------------------------------------------------------------------------|----------------------|----------------------|------|
| Logic supply voltage, V <sub>CC</sub>                                                         | 4.5                  | 5.5                  | V    |
| High-level input voltage, V <sub>IH</sub>                                                     | 0.85 V <sub>CC</sub> |                      | V    |
| Low-level input voltage, V <sub>IL</sub>                                                      |                      | 0.15 V <sub>CC</sub> | V    |
| Pulsed drain output current, T <sub>C</sub> = 25°C, V <sub>CC</sub> = 5 V (see Notes 3 and 5) | -500                 | 500                  | mA   |
| Setup time, D high before $\overline{G} \uparrow$ , t <sub>SU</sub> (see Figure 2)            | 20                   |                      | ns   |
| Hold time, D high after $\overline{G}$ ↑, t <sub>h</sub> (see Figure 2)                       | 20                   |                      | ns   |
| Pulse duration, t <sub>W</sub> (see Figure 2)                                                 | 40                   |                      | ns   |
| Operating case temperature, T <sub>C</sub>                                                    | -40                  | 125                  | °C   |

# electrical characteristics, $V_{CC} = 5 \text{ V}$ , $T_{C} = 25^{\circ}\text{C}$ (unless otherwise noted)

|                      | PARAMETER                                  |                                                    | TEST CONDITIO            | ONS                                   | MIN | TYP  | MAX | UNIT |
|----------------------|--------------------------------------------|----------------------------------------------------|--------------------------|---------------------------------------|-----|------|-----|------|
| V <sub>(BR)DSX</sub> | Drain-to-source breakdown voltage          | I <sub>D</sub> = 1 mA                              |                          |                                       | 50  |      |     | V    |
| V <sub>SD</sub>      | Source-to-drain diode forward voltage      | I <sub>F</sub> = 100 mA                            |                          |                                       |     | 0.85 | 1   | V    |
| lн                   | High-level input current                   | $V_{CC} = 5.5 \text{ V},$                          | $V_I = V_{CC}$           |                                       |     |      | 1   | μΑ   |
| I <sub>Ι</sub> Γ     | Low-level input current                    | V <sub>CC</sub> = 5.5 V,                           | V <sub>I</sub> = 0       |                                       |     |      | -1  | μΑ   |
| la a                 | Logio gupply gurrent                       | V                                                  | All outputs off          |                                       |     | 20   | 100 |      |
| lcc                  | Logic supply current                       | $V_{CC} = 5.5 V$                                   | All outputs on           |                                       |     | 150  | 300 | μΑ   |
| IN                   | Nominal current                            | V <sub>DS(on)</sub> = 0.5 V,<br>See Notes 5, 6, a  |                          | T <sub>C</sub> = 85°C,                |     | 90   |     | mA   |
| 1                    | Off-state drain current                    | $V_{DS} = 40 \text{ V},$                           | V <sub>CC</sub> = 5.5 V  |                                       |     | 0.1  | 5   |      |
| IDSX                 | Oil-state drain current                    | V <sub>DS</sub> = 40 V,                            | V <sub>CC</sub> = 5.5 V, | T <sub>C</sub> = 125°C                |     | 0.15 | 8   | μΑ   |
|                      |                                            | $I_D = 100 \text{ mA},$                            | V <sub>CC</sub> = 4.5 V  |                                       |     | 4.2  | 5.7 |      |
| rDS(on)              | Static drain-to-source on-state resistance | I <sub>D</sub> = 100 mA,<br>T <sub>C</sub> = 125°C | V <sub>CC</sub> = 4.5 V, | See Notes 5 and 6 and Figures 6 and 7 |     | 6.8  | 9.5 | Ω    |
|                      |                                            | I <sub>D</sub> = 350 mA,                           | V <sub>CC</sub> = 4.5 V  | ]                                     |     | 5.5  | 8   |      |

# switching characteristics, $V_{CC}$ = 5 V, $T_{C}$ = 25°C

|                 | PARAMETER                                               | TEST CONDITIONS                                                         | MIN | TYP | MAX | UNIT |
|-----------------|---------------------------------------------------------|-------------------------------------------------------------------------|-----|-----|-----|------|
| tPLH            | Propagation delay time, low-to-high-level output from D |                                                                         |     | 150 |     | ns   |
| tPHL            | Propagation delay time, high-to-low-level output from D | $C_L = 30 \text{ pF}, \qquad I_D = 100 \text{ mA},$                     |     | 90  |     | ns   |
| t <sub>r</sub>  | Rise time, drain output                                 | See Figures 1, 2, and 8                                                 |     | 200 |     | ns   |
| t <sub>f</sub>  | Fall time, drain output                                 |                                                                         |     | 200 |     | ns   |
| ta              | Reverse-recovery-current rise time                      | $I_F = 100 \text{ mA}, \qquad \text{di/dt} = 20 \text{ A/}\mu\text{s},$ |     | 100 |     | 20   |
| t <sub>rr</sub> | Reverse-recovery time                                   | See Notes 5 and 6 and Figure 3                                          |     | 300 |     | ns   |

NOTES: 3. Pulse duration  $\leq$  100  $\mu$ s and duty cycle  $\leq$  2%.

- 5. Technique should limit  $T_J T_C$  to 10°C maximum.
- 6. These parameters are measured with voltage-sensing contacts separate from the current-carrying contacts.
- Nominal current is defined for a consistent comparison between devices from different sources. It is the current that produces a voltage drop of 0.5 V at T<sub>C</sub> = 85°C.



### thermal resistance

|                 | PARAMETER                                  |                                                  | TEST CONDITIONS                | MIN | MAX | UNIT |
|-----------------|--------------------------------------------|--------------------------------------------------|--------------------------------|-----|-----|------|
| Park            | The small register as it mation to embient | nermal resistance junction-to-ambient DW package |                                |     | 90  | °C/W |
| $R_{\theta JA}$ | mermanesistance junction-to-ambient        | N package                                        | All 8 outputs with equal power |     | 95  | C/VV |



NOTES: A. The word generator has the following characteristics:  $t_f \le 10$  ns,  $t_f \le 10$  ns,  $t_W = 300$  ns, pulsed repetition rate (PRR) = 5 kHz,

B. C<sub>L</sub> includes probe and jig capacitance.

Figure 1. Resistive-Load Test Circuit and Voltage Waveforms

### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. The word generator has the following characteristics:  $t_{\Gamma} \le 10$  ns,  $t_{W} = 300$  ns, pulsed repetition rate (PRR) = 5 kHz,  $Z_{O} = 50~\Omega$ .
  - B. CL includes probe and jig capacitance.

Figure 2. Test Circuit, Switching Times, and Voltage Waveforms



- NOTES: A. The DRAIN terminal under test is connected to the TP K test point. All other terminals are connected together and connected to the TP A test point.
  - B. The V<sub>GG</sub> amplitude and R<sub>G</sub> are adjusted for di/dt = 20 A/ $\mu$ s. A V<sub>GG</sub> double-pulse train is used to set I<sub>F</sub> = 0.1 A, where t<sub>1</sub> = 10  $\mu$ s, t<sub>2</sub> = 7  $\mu$ s, and t<sub>3</sub> = 3  $\mu$ s.

Figure 3. Reverse-Recovery-Current Test Circuit and Waveforms of Source-to-Drain Diode



### PARAMETER MEASUREMENT INFORMATION



NOTES: A. The word generator has the following characteristics:  $t_r \le 10$  ns,  $t_f \le 10$  ns,  $t_{CO} = 50 \Omega$ .

B. Input pulse duration,  $t_W$ , is increased until peak current  $I_{AS} = 0.5$  A. Energy test level is defined as  $E_{AS} = I_{AS} \times V_{(BR)DSX} \times t_{av}/2 = 30$  mJ.

Figure 4. Single-Pulse Avalanche Energy Test Circuit and Waveforms

### TYPICAL CHARACTERISTICS



# DRAIN-TO-SOURCE ON-STATE RESISTANCE VS DRAIN CURRENT



NOTE C: Technique should limit  $T_J - T_C$  to 10°C maximum.

Figure 6



### **TYPICAL CHARACTERISTICS**

## STATIC DRAIN-TO-SOURCE ON-STATE RESISTANCE



NOTE D: Technique should limit  $T_J - T_C$  to 10°C maximum.

# SWITCHING TIME vs CASE TEMPERATURE



Figure 8

**MAXIMUM CONTINUOUS** 

### THERMAL INFORMATION

## **DRAIN CURRENT OF EACH OUTPUT** NUMBER OF OUTPUTS CONDUCTING **SIMULTANEOUSLY** 0.45 $V_{CC} = 5 V$ - Maximum Continuous Drain Current of Each Output - A 0.4 0.35 0.3 0.25 T<sub>C</sub> = 25°C 0.2 0.15 T<sub>C</sub> = 100°C 0.1 T<sub>C</sub> = 125°C ٥ 0.05 0 2 5 N - Number of Outputs Conducting Simultaneously

Figure 9

**MAXIMUM PEAK DRAIN CURRENT** OF EACH OUTPUT NUMBER OF OUTPUTS CONDUCTING **SIMULTANEOUSLY** - Maximum Peak Drain Current of Each Output - A 0.5 d = 10% 0.45 d = 20%0.4 0.35 d = 50%0.3 0.25 d = 80%0.2 0.15  $V_{CC} = 5 V$ 0.1 T<sub>C</sub> = 25°C  $d = t_W/t_{period}$ 0.05 = 1 ms/tperiod ٥ 5 8 N - Number of Outputs Conducting Simultaneously

www.ti.com 11-Nov-2025

### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| TPIC6B259DW           | Active | Production    | SOIC (DW)   20 | 25   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPIC6B259    |
| TPIC6B259DW.A         | Active | Production    | SOIC (DW)   20 | 25   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPIC6B259    |
| TPIC6B259DWG4         | Active | Production    | SOIC (DW)   20 | 25   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -            | TPIC6B259    |
| TPIC6B259DWG4.A       | Active | Production    | SOIC (DW)   20 | 25   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPIC6B259    |
| TPIC6B259DWR          | Active | Production    | SOIC (DW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPIC6B259    |
| TPIC6B259DWR.A        | Active | Production    | SOIC (DW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPIC6B259    |
| TPIC6B259DWRG4        | Active | Production    | SOIC (DW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -            | TPIC6B259    |
| TPIC6B259DWRG4.A      | Active | Production    | SOIC (DW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | TPIC6B259    |
| TPIC6B259N            | Active | Production    | PDIP (N)   20  | 20   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -40 to 125   | TPIC6B259N   |
| TPIC6B259N.A          | Active | Production    | PDIP (N)   20  | 20   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -40 to 125   | TPIC6B259N   |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



## PACKAGE OPTION ADDENDUM

www.ti.com 11-Nov-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPIC6B259DWR   | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| TPIC6B259DWRG4 | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025



### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPIC6B259DWR   | SOIC         | DW              | 20   | 2000 | 350.0       | 350.0      | 43.0        |
| TPIC6B259DWRG4 | SOIC         | DW              | 20   | 2000 | 350.0       | 350.0      | 43.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

### **TUBE**



\*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPIC6B259DW     | DW           | SOIC         | 20   | 25  | 506.98 | 12.7   | 4826   | 6.6    |
| TPIC6B259DW.A   | DW           | SOIC         | 20   | 25  | 506.98 | 12.7   | 4826   | 6.6    |
| TPIC6B259DWG4   | DW           | SOIC         | 20   | 25  | 506.98 | 12.7   | 4826   | 6.6    |
| TPIC6B259DWG4.A | DW           | SOIC         | 20   | 25  | 506.98 | 12.7   | 4826   | 6.6    |
| TPIC6B259N      | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| TPIC6B259N.A    | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOIC



### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025