7.6.93 DSP_100M_STEP_4_Register Register (Offset = 0x4D7) [reset = 0x171]
DSP_100M_STEP_4_Register is shown in Table 105.
Return to Summary Table.
Table 105. DSP_100M_STEP_4_Register Register Field Descriptions
Bit |
Field |
Type |
Reset |
Description |
15-10 |
RESERVED |
R |
0x0 |
Reserved
|
9-7 |
cfg_100m_tloop_kp_step_4 |
R/W |
0x2 |
DSP_100M_STEP_4 Register
|
6-4 |
cfg_100m_tloop_kf_step_4 |
R/W |
0x7 |
DSP_100M_STEP_4 Register
|
3-2 |
cfg_100m_mse_step_4 |
R/W |
0x0 |
DSP_100M_STEP_4 Register
|
1 |
cfg_100m_dfe_step_4 |
R/W |
0x0 |
DSP_100M_STEP_4 Register
|
0 |
cfg_100m_fagc_step_4 |
R/W |
0x1 |
DSP_100M_STEP_4 Register
|