SBOSA61B April   2021  – December 2021 OPA3S2859-EP

PRODUCTION DATA  

  1. Features
  2. Applications
  3. Description
  4. Revison History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Switching Characteristics
    7. 6.7 Typical Characteristics
  7. Parameter Measurement Information
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Programmable Gain
      2. 8.3.2 Slew Rate
      3. 8.3.3 Input and ESD Protection
    4. 8.4 Device Functional Modes
      1. 8.4.1 Split-Supply and Single-Supply Operation
      2. 8.4.2 Power-Down Mode
      3. 8.4.3 Gain Select Mode (SEL)
      4. 8.4.4 Latch Mode
  9. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Design Requirements
      2. 9.2.2 Detailed Design Procedure
      3. 9.2.3 Application Curves
  10. 10Power Supply Recommendations
  11. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Examples
  12. 12Device and Documentation Support
    1. 12.1 Device Support
      1. 12.1.1 Development Support
    2. 12.2 Documentation Support
      1. 12.2.1 Related Documentation
    3. 12.3 Receiving Notification of Documentation Updates
    4. 12.4 Support Resources
    5. 12.5 Trademarks
    6. 12.6 Electrostatic Discharge Caution
    7. 12.7 Glossary
  13. 13Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Latch Mode

OPA3S2859-EP features LTCH_A and LTCH_B pins which independently latch the gain configuration for Channel A and Channel B, respectively. If the latch control inputs are connected to logic high or floating, then the chosen feedback selection (through the SEL0 and SEL1 pins) applies to A and B analog channels immediately, this is also called transparent mode. If the latch control inputs are logic low, then changing the feedback selection (through the SEL0 and SEL1 pins) does not affect the gain configuration of the respective amplifier channel. Figure 8-1 shows minimum timing requirements that should be met when using LTCH_x pins to latch gain configuration.

By using the latch control input for each channel, the feedback selection can be controlled separately from the common SEL1 and SEL0 pins, see an example below. The latch control inputs can also provide benefits in some cases where channel A and B need to have the same configuration. For example, in transparent mode, when switching between different gain settings any timing skew from SEL1 and SEL0 may result in unintended switch logic configurations for a short-duration resulting in transient output glitch. These intermediate glitch states can be minimized by holding the LTCH_x pin low until the new selection value at SEL pins has settled.

This feature is also useful in larger systems with multiple OPA3S2859-EP devices, the gain path can be set using common SEL0 and SEL1 signals for all the devices and latch pins can be used to control the gain independently for each amplifier channel.

Example configuration, to update the gain settings for Channel A only, follow these steps:

1. Set LTCH_B to logic low (latch mode), this way changes made on Channel A do not affect Channel B gain configuration.

2. If LTCH_A is high (transparent mode), use SEL0 and SEL1 pins to select the feedback network of interest. If LTCH_A is low, toggle it to logic high and use SEL0 and SEL1 pins to select the feedback network of interest.

3. To hold the selected gain, set LTCH_A to logic low. Ensure minimum setup time requirements (100 ns) are met between SELx selection to LTCH_A going low. Also, ensure that during the hold time (100 ns), no changes should be made on SELx pins. The minimum timing is based on internal device configuration, if needed, additional time must be added due to board layout parasitics and signal delays.

4. Gain setting for channel A is now latched and any changes on SELx pins will not change the gain configuration for channel A.

Figure 8-1 Timing Diagram