SCES898C July   2019  – May 2022 SN74AXC4T774

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1  Absolute Maximum Ratings
    2. 5.2  ESD Ratings
    3. 5.3  Recommended Operating Conditions
    4. 5.4  Thermal Information
    5. 5.5  Electrical Characteristics
    6. 5.6  Switching Characteristics, VCCA = 0.7 ± 0.05 V
    7. 5.7  Switching Characteristics, VCCA = 0.8 ± 0.04 V
    8. 5.8  Switching Characteristics, VCCA = 0.9 ± 0.045 V
    9. 5.9  Switching Characteristics, VCCA = 1.2 ± 0.1 V
    10. 5.10 Switching Characteristics, VCCA = 1.5 ± 0.1 V
    11. 5.11 Switching Characteristics, VCCA = 1.8 ± 0.15 V
    12. 5.12 Switching Characteristics, VCCA = 2.5 ± 0.2 V
    13. 5.13 Switching Characteristics, VCCA = 3.3 ± 0.3 V
    14. 5.14 Operating Characteristics: TA = 25°C
    15. 5.15 Typical Characteristics
  7. Parameter Measurement Information
    1. 6.1 Load Circuit and Voltage Waveforms
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1  Standard CMOS Inputs
      2. 7.3.2  Balanced High-Drive CMOS Push-Pull Outputs
      3. 7.3.3  Partial Power Down (Ioff)
      4. 7.3.4  VCC Isolation
      5. 7.3.5  Over-voltage Tolerant Inputs
      6. 7.3.6  Glitch-Free Power Supply Sequencing
      7. 7.3.7  Negative Clamping Diodes
      8. 7.3.8  Fully Configurable Dual-Rail Design
      9. 7.3.9  I/Os with Integrated Static Pull-Down Resistors
      10. 7.3.10 Supports High-Speed Translation
    4. 7.4 Device Functional Modes
  9. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
      3. 8.2.3 Application Curve
    3. 8.3 Power Supply Recommendations
    4. 8.4 Layout
      1. 8.4.1 Layout Guidelines
      2. 8.4.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Documentation Support
      1. 9.1.1 Related Documentation
    2. 9.2 Receiving Notification of Documentation Updates
    3. 9.3 Support Resources
    4. 9.4 Trademarks
    5. 9.5 Electrostatic Discharge Caution
    6. 9.6 Glossary
  11. 10Revision History
  12. 11Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Load Circuit and Voltage Waveforms

Unless otherwise noted, all input pulses are supplied by generators having the following characteristics:

  • f = 1 MHz
  • ZO = 50 Ω
  • dv/dt ≤ 1 ns/V

GUID-7E389BE0-ED00-4583-9437-3CF9C05B46C4-low.gif
CL includes probe and jig capacitance.
Figure 6-1 Load Circuit
Table 6-1 Load Circuit Conditions
ParameterVCCORLCLS1VTP
Δt/ΔvInput transition rise or fall rate0.65 V – 3.6 V1 MΩ15 pFOpenN/A
tpdPropagation (delay) time1.1 V – 3.6 V2 kΩ15 pFOpenN/A
0.65 V – 0.95 V20 kΩ15 pFOpenN/A
ten, tdisEnable time, disable time3 V – 3.6 V2 kΩ15 pF2 × VCCO0.3 V
1.65 V – 2.7 V2 kΩ15 pF2 × VCCO0.15 V
1.1 V – 1.6 V2 kΩ15 pF2 × VCCO0.1 V
0.65 V – 0.95 V20 kΩ15 pF2 × VCCO0.1 V
ten, tdisEnable time, disable time3 V – 3.6 V2 kΩ15 pFGND0.3 V
1.65 V – 2.7 V2 kΩ15 pFGND0.15 V
1.1 V – 1.6 V2 kΩ15 pFGND0.1 V
0.65 V – 0.95 V20 kΩ15 pFGND0.1 V
GUID-8FB7C7AF-0FEB-4776-A6BF-8CB9B9015B40-low.gif
  1. VCCI is the supply pin associated with the input port.
  2. VOH and VOL are typical output voltage levels that occur with specified RL, CL, and S1
Figure 6-2 Propagation Delay
GUID-F767F51C-88C7-43C3-A904-08817A980A9E-low.gif
  1. VCCI is the supply pin associated with the input port.
  2. VOH and VOL are typical output voltage levels that occur with specified RL, CL, and S1
Figure 6-3 Input Transition Rise or Fall Rate
GUID-699A2856-243D-43A8-BE5D-1E3579EF31F7-low.gif
Output waveform on the condition that input is driven to a valid Logic Low.
Output waveform on the condition that input is driven to a valid Logic High.
VCCO is the supply pin associated with the output port.
VOH and VOL are typical output voltage levels with specified RL, CL, and S1.
Figure 6-4 Enable Time And Disable Time