JAJSFU8C November   2017  – November 2019 ADS8166 , ADS8167 , ADS8168

PRODUCTION DATA.  

  1. 特長
  2. アプリケーション
  3. 概要
    1.     Device Images
      1.      ADS816x のブロック図
  4. 改訂履歴
  5. 概要(続き)
  6. Pin Configuration and Functions
    1.     Pin Functions
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Electrical Characteristics
    6. 7.6 Timing Requirements
    7. 7.7 Switching Characteristics
    8. 7.8 Typical Characteristics
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Analog Multiplexer
        1. 8.3.1.1 Multiplexer Configurations
        2. 8.3.1.2 Multiplexer With Minimum Crosstalk
        3. 8.3.1.3 Early Switching for Direct Sensor Interface
      2. 8.3.2 Reference
        1. 8.3.2.1 Internal Reference
        2. 8.3.2.2 External Reference
      3. 8.3.3 Reference Buffer
      4. 8.3.4 REFby2 Buffer
      5. 8.3.5 Converter Module
        1. 8.3.5.1 Internal Oscillator
        2. 8.3.5.2 ADC Transfer Function
      6. 8.3.6 Low-Dropout Regulator (LDO)
    4. 8.4 Device Functional Modes
      1. 8.4.1 Channel Selection Using Internal Multiplexer
        1. 8.4.1.1 Manual Mode
        2. 8.4.1.2 On-The-Fly Mode
        3. 8.4.1.3 Auto Sequence Mode
        4. 8.4.1.4 Custom Channel Sequencing Mode
      2. 8.4.2 Digital Window Comparator
    5. 8.5 Programming
      1. 8.5.1 Data Transfer Protocols
        1. 8.5.1.1 Enhanced-SPI Interface
          1. 8.5.1.1.1 Protocols for Configuring the Device
          2. 8.5.1.1.2 Protocols for Reading From the Device
            1. 8.5.1.1.2.1 SPI Protocols With a Single SDO
            2. 8.5.1.1.2.2 SPI Protocols With Dual SDO
            3. 8.5.1.1.2.3 Clock Re-Timer Data Transfer
              1. 8.5.1.1.2.3.1 Output Bus Width Options
      2. 8.5.2 Register Read/Write Operation
    6. 8.6 Register Maps
      1. 8.6.1 Interface and Hardware Configuration Registers
        1. 8.6.1.1 REG_ACCESS Register (address = 00h) [reset = 00h]
          1. Table 11. REG_ACCESS Register Field Descriptions
        2. 8.6.1.2 PD_CNTL Register (address = 04h) [reset = 00h]
          1. Table 12. PD_CNTL Register Field Descriptions
        3. 8.6.1.3 SDI_CNTL Register (address = 008h) [reset = 00h]
          1. Table 13. SDI_CNTL Register Field Descriptions
        4. 8.6.1.4 SDO_CNTL1 Register (address = 0Ch) [reset = 00h]
          1. Table 14. SDO_CNTL1 Register Field Descriptions
        5. 8.6.1.5 SDO_CNTL2 Register (address = 0Dh) [reset = 00h]
          1. Table 15. SDO_CNTL2 Register Field Descriptions
        6. 8.6.1.6 SDO_CNTL3 Register (address = 0Eh) [reset = 00h]
          1. Table 16. SDO_CNTL3 Register Field Descriptions
        7. 8.6.1.7 SDO_CNTL4 Register (address = 0Fh) [reset = 00h]
          1. Table 17. SDO_CNTL4 Register Field Descriptions
        8. 8.6.1.8 DATA_CNTL Register (address = 10h) [reset = 00h]
          1. Table 18. DATA_CNTL Register Field Descriptions
        9. 8.6.1.9 PARITY_CNTL Register (address = 11h) [reset = 00h]
          1. Table 19. PARITY_CNTL Register Field Descriptions
      2. 8.6.2 Device Calibration Registers
        1. 8.6.2.1 OFST_CAL Register (address = 18h) [reset = 00h]
          1. Table 21. OFST_CAL Register Field Descriptions
        2. 8.6.2.2 REF_MRG1 Register (address = 19h) [reset = 00h]
          1. Table 22. REF_MRG1 Register Field Descriptions
        3. 8.6.2.3 REF_MRG2 Register (address = 1Ah) [reset = 00h]
          1. Table 24. REF_MRG2 Register Field Descriptions
        4. 8.6.2.4 REFby2_MRG Register (address = 1Bh) [reset = 00h]
          1. Table 25. REFby2_MRG Register Field Descriptions
      3. 8.6.3 Analog Input Configuration Registers
        1. 8.6.3.1 AIN_CFG Register (address = 24h) [reset = 00h]
          1. Table 28. AIN_CFG Register Field Descriptions
        2. 8.6.3.2 COM_CFG Register (address = 27h) [reset = 00h]
          1. Table 29. COM_CFG Register Field Descriptions
      4. 8.6.4 Channel Sequence Configuration Registers Map
        1. 8.6.4.1 DEVICE_CFG Register (address = 1Ch) [reset = 00h]
          1. Table 31. DEVICE_CFG Register Field Descriptions
        2. 8.6.4.2 CHANNEL_ID Register (address = 1Dh) [reset = 00h]
          1. Table 33. CHANNEL_ID Register Field Descriptions
        3. 8.6.4.3 SEQ_START Register (address = 1Eh) [reset = 00h]
          1. Table 35. SEQ_START Register Field Descriptions
        4. 8.6.4.4 SEQ_ABORT Register (address = 1Fh) [reset = 00h]
          1. Table 36. SEQ_ABORT Register Field Descriptions
        5. 8.6.4.5 ON_THE_FLY_CFG Register (address = 2Ah) [reset = 00h]
          1. Table 37. ON_THE_FLY_CFG Register Field Descriptions
        6. 8.6.4.6 AUTO_SEQ_CFG1 Register (address = 80h) [reset = 00h]
          1. Table 38. AUTO_SEQ_CFG1 Register Field Descriptions
        7. 8.6.4.7 AUTO_SEQ_CFG2 Register (address = 82h) [reset = 00h]
          1. Table 39. AUTO_SEQ_CFG2 Register Field Descriptions
        8. 8.6.4.8 Custom Channel Sequencing Mode Registers
          1. 8.6.4.8.1 CCS_START_INDEX Register (address = 88h) [reset = 00h]
            1. Table 41. CCS_START_INDEX Register Field Descriptions
          2. 8.6.4.8.2 CCS_END_INDEX Register (address = 89h) [reset = 00h]
            1. Table 42. CCS_END_INDEX Register Field Descriptions
          3. 8.6.4.8.3 CCS_SEQ_LOOP Register (address = 8Bh) [reset = 00h]
            1. Table 43. CCS_SEQ_LOOP Register Field Descriptions
          4. 8.6.4.8.4 CCS_CHID_INDEX_m Registers (address = 8C, 8E, 90, 92, 94, 96, 98, 9A, 9C, 9E, A0, A2, A4, A6, A8, and AAh) [reset = 00h]
            1. Table 44. CCS_CHID_INDEX_m Register Field Descriptions
          5. 8.6.4.8.5 REPEAT_INDEX_m Registers (address = 8D, 8F, 91, 93, 95, 97, 99, 9B, 9D, 9F, A1, A3, A5, A7, A9, and ABh) [reset = 00h]
            1. Table 45. REPEAT_INDEX_m Register Field Descriptions
      5. 8.6.5 Digital Window Comparator Configuration Registers Map
        1. 8.6.5.1  ALERT_CFG Register (address = 2Eh) [reset = 00h]
          1. Table 47. ALERT_CFG Register Field Descriptions
        2. 8.6.5.2  HI_TRIG_AINx[15:0] Register (address = 4Dh to 30h) [reset = 0000h]
          1. Table 49. HI_TRIG_AINx[15:0] Registers Field Descriptions
        3. 8.6.5.3  LO_TRIG_AINx[15:0] Register (address = 71h to 54h) [reset = 0000h]
          1. Table 51. LO_TRIG_AINx[15:0] Registers Field Descriptions
        4. 8.6.5.4  HYSTERESIS_AINx[7:0] Register (address = 4Fh to 33h) [reset = 00h]
          1. Table 52. HYSTERESIS_AINx[7:0] Register Field Descriptions
        5. 8.6.5.5  ALERT_LO_STATUS Register (address = 78h) [reset = 00h]
          1. Table 53. ALERT_LO_STATUS Register Field Descriptions
        6. 8.6.5.6  ALERT_HI_STATUS Register (address = 79h) [reset = 00h]
          1. Table 54. ALERT_HI_STATUS Register Field Descriptions
        7. 8.6.5.7  ALERT_STATUS Register (address = 7Ah) [reset = 00h]
          1. Table 55. ALERT_STATUS Register Field Descriptions
        8. 8.6.5.8  CURR_ALERT_LO_STATUS Register (address = 7Ch) [reset = 00h]
          1. Table 56. CURR_ALERT_LO_STATUS Register Field Descriptions
        9. 8.6.5.9  CURR_ALERT_HI_STATUS Register (address = 7Dh) [reset = 00h]
          1. Table 57. CURR_ALERT_HI_STATUS Register Field Descriptions
        10. 8.6.5.10 CURR_ALERT_STATUS Register (address = 7Eh) [reset = 00h]
          1. Table 58. CURR_ALERT_STATUS Register Field Descriptions
  9. Application and Implementation
    1. 9.1 Application Information
      1. 9.1.1 Multiplexer Input Connection
      2. 9.1.2 Selecting an ADC Input Buffer
    2. 9.2 Typical Applications
      1. 9.2.1 1-MSPS DAQ Circuit With Lowest Distortion and Noise Performance
        1. 9.2.1.1 Design Requirements
        2. 9.2.1.2 Detailed Design Procedure
        3. 9.2.1.3 Application Curve
      2. 9.2.2 8-Channel Photodiode Detector With Smallest Size and Lowest Number of Components
        1. 9.2.2.1 Design Requirements
        2. 9.2.2.2 Detailed Design Procedure
      3. 9.2.3 1-MSPS DAQ Circuit for Factory Automation
        1. 9.2.3.1 Design Requirements
        2. 9.2.3.2 Detailed Design Procedure
  10. 10Power Supply Recommendations
  11. 11Layout
    1. 11.1 Layout Guidelines
      1. 11.1.1 Analog Signal Path
      2. 11.1.2 Grounding and PCB Stack-Up
      3. 11.1.3 Decoupling of Power Supplies
      4. 11.1.4 Reference Decoupling
      5. 11.1.5 Reference Buffer Decoupling
      6. 11.1.6 Multiplexer Input Decoupling
      7. 11.1.7 ADC Input Decoupling
      8. 11.1.8 Example Schematic
    2. 11.2 Layout Example
  12. 12デバイスおよびドキュメントのサポート
    1. 12.1 ドキュメントのサポート
      1. 12.1.1 関連資料
    2. 12.2 関連リンク
    3. 12.3 ドキュメントの更新通知を受け取る方法
    4. 12.4 コミュニティ・リソース
    5. 12.5 商標
    6. 12.6 静電気放電に関する注意事項
    7. 12.7 Glossary
  13. 13メカニカル、パッケージ、および注文情報

パッケージ・オプション

デバイスごとのパッケージ図は、PDF版データシートをご参照ください。

メカニカル・データ(パッケージ|ピン)
  • RHB|32
サーマルパッド・メカニカル・データ
発注情報

Digital Window Comparator Configuration Registers Map

Table 46 maps the device features for the digital window comparator; see the Digital Window Comparator section.

Table 46. Digital Window Comparator Configuration Registers Mapping

ADDRESS REGISTER NAME REGISTER DESCRIPTION
2Eh ALERT_CFG ALERT enable control for individual analog input channels
31h and 30h HI_TRIG_AIN7 High threshold input for the AIN7 digital window comparator
35h and 34h HI_TRIG_AIN6 High threshold input for the AIN6 digital window comparator
39h and 38h HI_TRIG_AIN5 High threshold input for AIN5 digital window comparator
3Dh and 3Ch HI_TRIG_AIN4 High threshold input for the AIN4 digital window comparator
41h and 40h HI_TRIG_AIN3 High threshold input for the AIN3 digital window comparator
45h and 44h HI_TRIG_AIN2 High threshold input for the AIN2 digital window comparator
49h and 48h HI_TRIG_AIN1 High threshold input for the AIN1 digital window comparator
4Dh and 4Ch HI_TRIG_AIN0 High threshold input for the AIN0 digital window comparator
55h and 54h LO_TRIG_AIN7 Low threshold input for the AIN7 digital window comparator
59h and 58h LO_TRIG_AIN6 Low threshold input for the AIN6 digital window comparator
5Dh and 5Ch LO_TRIG_AIN5 Low threshold input for the AIN5 digital window comparator
61h and 60h LO_TRIG_AIN4 Low threshold input for the AIN4 digital window comparator
65h and 64h LO_TRIG_AIN3 Low threshold input for the AIN3 digital window comparator
69h and 68h LO_TRIG_AIN2 Low threshold input for the AIN2 digital window comparator
6Dh and 6Ch LO_TRIG_AIN1 Low threshold input for the AIN1 digital window comparator
71h and 70h LO_TRIG_AIN0 Low threshold input for the AIN0 digital window comparator
33h HYSTERESIS_AIN7 Threshold hysteresis for the AIN7 digital window comparator
37h HYSTERESIS_AIN6 Threshold hysteresis for the AIN6 digital window comparator
3Bh HYSTERESIS_AIN5 Threshold hysteresis for the AIN5 digital window comparator
3Fh HYSTERESIS_AIN4 Threshold hysteresis for the AIN4 digital window comparator
43h HYSTERESIS_AIN3 Threshold hysteresis for the AIN3 digital window comparator
47h HYSTERESIS_AIN2 Threshold hysteresis for the AIN2 digital window comparator
4Bh HYSTERESIS_AIN1 Threshold hysteresis for the AIN1 digital window comparator
4Fh HYSTERESIS_AIN0 Threshold hysteresis for the AIN0 digital window comparator
78h ALERT_LO_STATUS Indicates the analog input channel-wise ALERT resulting from a low threshold
79h ALERT_HI_STATUS Indicates the analog input channel-wise ALERT resulting from a high threshold
7Ah ALERT_STATUS Indicates the analog input channel-wise ALERT status
7Ch CURR_ALERT_LO_STATUS Indicates the analog input channel-wise ALERT resulting from a low threshold for the last conversion data
7Dh CURR_ALERT_HI_STATUS Indicates the analog input channel-wise ALERT resulting from a high threshold for the last conversion data
7Eh CURR_ALERT_STATUS Indicates the analog input channel-wise ALERT status for the last conversion data