JAJSTF3T January   1993  – May 2024 SN54LVC00A , SN74LVC00A

PRODUCTION DATA  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1  Absolute Maximum Ratings
    2. 5.2  ESD Ratings
    3. 5.3  Recommended Operating Conditions, SN54LVC00A
    4. 5.4  Recommended Operating Conditions, SN74LVC00A
    5. 5.5  Thermal Information
    6. 5.6  Electrical Characteristics, SN54LVC00A
    7. 5.7  Electrical Characteristics, SN74LVC00A
    8. 5.8  Switching Characteristics, SN54LVC00A
    9. 5.9  Switching Characteristics, SN74LVC00A
    10. 5.10 Operating Characteristics
    11. 5.11 Typical Characteristics
  7. Parameter Measurement Information
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Balanced High-Drive CMOS Push-Pull Outputs
      2. 7.3.2 Standard CMOS Inputs
      3. 7.3.3 Clamp Diodes
      4. 7.3.4 Over-voltage Tolerant Inputs
    4. 7.4 Device Functional Modes
  9. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
      3. 8.2.3 Application Curve
    3.     Power Supply Recommendations
    4. 8.3 Layout
      1. 8.3.1 Layout Guidelines
      2. 8.3.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Related Links
    2. 9.2 Receiving Notification of Documentation Updates
    3. 9.3 サポート・リソース
      1. 9.3.1 Community Resources
    4. 9.4 Trademarks
    5. 9.5 静電気放電に関する注意事項
    6. 9.6 用語集
  11. 1046
  12. 11Mechanical, Packaging, and Orderable Information

パッケージ・オプション

デバイスごとのパッケージ図は、PDF版データシートをご参照ください。

メカニカル・データ(パッケージ|ピン)
  • D|14
  • RGY|14
  • DB|14
  • PW|14
  • BQA|14
  • NS|14
サーマルパッド・メカニカル・データ
発注情報

Recommended Operating Conditions, SN74LVC00A

over operating free-air temperature range (unless otherwise noted)(1)
SN74LVC00AUNIT
TA = 25°C–40°C to 85°C–40°C to 125°C
MINMAXMINMAXMINMAX
VCCSupply voltageOperating1.653.61.653.61.653.6V
Data retention only1.51.51.5
VIHHigh-level
input voltage
VCC = 1.65 V to 1.95 V0.65 × VCC0.65 × VCC0.65 × VCCV
VCC = 2.3 V to 2.7 V1.71.71.7
VCC = 2.7 V to 3.6 V222
VILLow-level
input voltage
VCC = 1.65 V to 1.95 V0.35 × VCC0.35 × VCC0.35 × VCCV
VCC = 2.3 V to 2.7 V0.70.70.7
VCC = 2.7 V to 3.6 V0.80.80.8
VIInput voltage05.505.505.5V
VOOutput voltage0VCC0VCC0VCCV
IOHHigh-level
output current
VCC = 1.65 V–4–4–4mA
VCC = 2.3 V–8–8–8
VCC = 2.7 V–12–12–12
VCC = 3 V–24–24–24
IOLLow-level
output current
VCC = 1.65 V444mA
VCC = 2.3 V888
VCC = 2.7 V121212
VCC = 3 V242424
All unused inputs of the device must be held at VCC or GND to ensure proper device operation. See Implications of Slow or Floating CMOS Inputs, SCBA004.