JAJSNN6
December 2023
TAC5212
ADVANCE INFORMATION
1
1
特長
2
アプリケーション
3
概要
4
Device Comparison Table
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Timing Requirements: I2C Interface
6.7
Switching Characteristics: I2C Interface
6.8
Timing Requirements: SPI Interface
6.9
Switching Characteristics: SPI Interface
6.10
Timing Requirements: TDM, I2S or LJ Interface
6.11
Switching Characteristics: TDM, I2S or LJ Interface
6.12
Timing Requirements: PDM Digital Microphone Interface
6.13
Switching Characteristics: PDM Digial Microphone Interface
6.14
Timing Diagrams
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Serial Interfaces
7.3.1.1
Control Serial Interfaces
7.3.1.2
Audio Serial Interfaces
7.3.1.2.1
Time Division Multiplexed Audio (TDM) Interface
7.3.1.2.2
Inter IC Sound (I2S) Interface
7.3.1.2.3
Left-Justified (LJ) Interface
7.3.1.3
Using Multiple Devices With Shared Buses
7.3.2
Phase-Locked Loop (PLL) and Clock Generation
7.3.3
Input Channel Configurations
7.3.4
Output Channel Configurations
7.3.5
Reference Voltage
7.3.6
Programmable Microphone Bias
7.3.7
Signal-Chain Processing
7.3.7.1
ADC Signal-Chain
7.3.7.1.1
Programmable Channel Gain and Digital Volume Control
7.3.7.1.2
Programmable Channel Gain Calibration
7.3.7.1.3
Programmable Channel Phase Calibration
7.3.7.1.4
Programmable Digital High-Pass Filter
7.3.7.1.5
Programmable Digital Biquad Filters
7.3.7.1.6
Programmable Channel Summer and Digital Mixer
7.3.7.1.7
Configurable Digital Decimation Filters
7.3.7.1.7.1
Linear Phase Filters
7.3.7.1.7.1.1
Sampling Rate: 16 kHz or 14.7 kHz
7.3.7.1.7.1.2
Sampling Rate: 24 kHz or 22.05 kHz
7.3.7.1.7.1.3
Sampling Rate: 32 kHz or 29.4 kHz
7.3.7.1.7.1.4
Sampling Rate: 48 kHz or 44.1 kHz
7.3.7.1.7.1.5
Sampling Rate: 96 kHz or 88.2 kHz
7.3.7.1.7.1.6
Sampling Rate: 384 kHz or 352.8 kHz
7.3.7.2
DAC Signal-Chain
7.3.7.2.1
Programmable Channel Gain and Digital Volume Control
7.3.7.2.2
Programmable Channel Gain Calibration
7.3.7.2.3
Programmable Digital High-Pass Filter
7.3.7.2.4
Programmable Digital Biquad Filters
7.3.7.2.5
Programmable Digital Mixer
7.3.7.2.6
Configurable Digital Interpolation Filters
7.3.7.2.6.1
Linear Phase Filters
7.3.7.2.6.1.1
Sampling Rate: 16 kHz or 14.7 kHz
7.3.7.2.6.1.2
Sampling Rate: 24 kHz or 22.05 kHz
7.3.7.2.6.1.3
Sampling Rate: 32 kHz or 29.4 kHz
7.3.7.2.6.1.4
Sampling Rate: 48 kHz or 44.1 kHz
7.3.7.2.6.1.5
Sampling Rate: 96 kHz or 88.2 kHz
7.3.7.2.6.1.6
Sampling Rate: 384 kHz or 352.8 kHz
7.3.8
Interrupts, Status, and Digital I/O Pin Multiplexing
7.4
Device Functional Modes
7.5
Register Maps
7.5.1
TAC5212 Registers
7.5.2
TAC5212 Registers
7.5.3
TAC5212 Registers
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Application
8.2.2
Design Requirements
8.2.3
Detailed Design Procedure
9
Power Supply Recommendations
10
Device and Documentation Support
10.1
Documentation Support
10.1.1
Related Documentation
10.2
ドキュメントの更新通知を受け取る方法
10.3
サポート・リソース
10.4
Trademarks
10.5
静電気放電に関する注意事項
10.6
用語集
11
Revision History
12
Mechanical, Packaging, and Orderable Information
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
RGE|24
MPQF124G
サーマルパッド・メカニカル・データ
RGE|24
QFND808
発注情報
jajsnn6_oa
7.2
Functional Block Diagram
Figure 7-1
Functional Block Diagram