SLAS624A November   2008  – November 2016 TAS5342LA

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Audio Specifications (BTL)
    7. 6.7 Audio Specifications (Single-Ended Output)
    8. 6.8 Audio Specifications (PBTL)
    9. 6.9 Typical Characteristics
      1. 6.9.1 BTL Configuration
      2. 6.9.2 SE Configuration
      3. 6.9.3 PBTL Configuration
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Mid Z Sequence Compatibility
      2. 7.3.2 Device Protection System
      3. 7.3.3 Use Of TAS5342LA In High-Modulation-Index Capable Systems
      4. 7.3.4 Overcurrent (OC) Protection With Current Limiting and Overload Detection
      5. 7.3.5 Pin-To-Pin Short Circuit Protection System (PPSC)
      6. 7.3.6 Overtemperature Protection
      7. 7.3.7 Undervoltage Protection (UVP) and Power-On Reset (POR)
      8. 7.3.8 Error Reporting
      9. 7.3.9 Device Reset
    4. 7.4 Device Functional Modes
      1. 7.4.1 System Power-Up/Power-Down Sequence
        1. 7.4.1.1 Powering Up
        2. 7.4.1.2 Powering Down
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Applications
      1. 8.2.1 Typical Differential (2N) BTL Application
        1. 8.2.1.1 Design Requirements
        2. 8.2.1.2 Detailed Design Procedure
          1. 8.2.1.2.1 PCB Material Recommendation
          2. 8.2.1.2.2 PVDD Capacitor Recommendation
          3. 8.2.1.2.3 Decoupling Capacitor Recommendations
        3. 8.2.1.3 Application Curves
      2. 8.2.2 Typical Non-Differential (1N) BTL
        1. 8.2.2.1 Design Requirements
        2. 8.2.2.2 Application Curves
      3. 8.2.3 Typical SE Application
        1. 8.2.3.1 Design Requirements
        2. 8.2.3.2 Application Curves
      4. 8.2.4 Typical Differential (2N) PBTL Application
        1. 8.2.4.1 Design Requirements
        2. 8.2.4.2 Application Curves
      5. 8.2.5 Typical Non-Differential (1N) PBTL
        1. 8.2.5.1 Design Requirements
        2. 8.2.5.2 Application Curves
    3. 8.3 Systems Examples
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
  11. 11Device and Documentation Support
    1. 11.1 Documentation Support
      1. 11.1.1 Related Documentation
    2. 11.2 Receiving Notification of Documentation Updates
    3. 11.3 Community Resources
    4. 11.4 Trademarks
    5. 11.5 Electrostatic Discharge Caution
    6. 11.6 Glossary
  12. 12Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Specifications

Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)
MIN MAX UNIT
VDD to AGND –0.3 13.2 V
GVDD_X to AGND –0.3 13.2 V
PVDD_X to GND_X (2) –0.3 46 V
OUT_X to GND_X (2) –0.3 46 V
BST_X to GND_X (2) –0.3 59.2 V
BST_X to GVDD_X (2) –0.3 46 V
VREG to AGND –0.3 4.2 V
GND_X to GND –0.3 0.3 V
GND_X to AGND –0.3 0.3 V
GND to AGND –0.3 0.3 V
PWM_X, OC_ADJ, M1, M2, M3 to AGND –0.3 4.2 V
RESET_X, SD, OTW to AGND –0.3 7 V
Maximum continuous sink current (SD, OTW) 9 mA
Minimum pulse duration, low 30 ns
Maximum operating junction temperature range, TJ 0 125 °C
Storage temperature, Tstg –40 125 °C
Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
These voltages represent the DC voltage and peak AC waveform measured at the terminal of the device in all conditions.

ESD Ratings

VALUE UNIT
V(ESD) Electrostatic discharge Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(1) ±2500 V
Charged-device model (CDM), per JEDEC specification JESD22-C101(2) ±750
JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)
MIN TYP MAX UNIT
PVDD_X Half-bridge supply voltage 0 32 34 V
GVDD_X Supply voltage for logic regulators and gate-drive circuitry 10.8 12 13.2 V
VDD Digital regulator supply voltage 10.8 12 13.2 V
RL (BTL) Resistive load impedance (no Cycle-by-Cycle current control), recommended demodulation filter 3 4 Ω
RL (SE) 2.25 3
RL (PBTL) 1.5 2
LOutput (BTL) Output-filter inductance Minimum output inductance under short-circuit condition 5 10 μH
LOutput (SE) 5 10
LOutput (PBTL) 5 10
fS PWM frame rate 192 384 432 kHz
tLOW Minimum low-state pulse duration per PWM Frame, noise shaper enabled 30 nS
CPVDD PVDD close decoupling capacitors 0.1 μF
CBST Bootstrap capacitor, selected value supports PWM frame rates from 192 kHz to 432 kHz 33 nF
ROC Over-current programming resistor Resistor tolerance = 5% 22 22 47
REXT-PULLUP External pullup resistor to 3.3 V to 5.0 V for SD or OTW 3.3 4.7
TJ Junction temperature 0 125 °C

Thermal Information

THERMAL METRIC(1) TAS5342LA UNIT
DDV (HTSSOP)
44 PINS
RθJA Junction-to-ambient thermal resistance 41.1 °C/W
RθJC(top) Junction-to-case (top) thermal resistance 0.7 °C/W
RθJB Junction-to-board thermal resistance 18.0 °C/W
ψJT Junction-to-top characterization parameter 0.7 °C/W
ψJB Junction-to-board characterization parameter 17.9 °C/W
RθJC(bot) Junction-to-case (bottom) thermal resistance N/A °C/W
For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Electrical Characteristics

PVDD_x = 32 V, GVDD_X = 12 V, VDD = 12 V, TC (Case temperature) = 25°C, fS = 384 kHz, unless otherwise specified.
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
INTERNAL VOLTAGE REGULATOR AND CURRENT CONSUMPTION
VREG Voltage regulator, only used as a reference node VDD = 12 V 3 3.3 3.6 V
IVDD VDD supply current Operating, 50% duty cycle 7.1 17 mA
Idle, reset mode 5.6 11
IGVDD_X Gate supply current per half-bridge 50% duty cycle 5.9 12 mA
Reset mode 1 1.8
IPVDD_X Half-bridge idle current 50% duty cycle, without output filter or load 10.5 20 mA
Reset mode, no switching 594 713 μA
OUTPUT STAGE MOSFETs
RDSon,LS Drain-to-source resistance, Low Side TJ = 25°C, excludes metallization resistance 110 125
RDSon,HS Drain-to-source resistance, High Side 110 125
I/O PROTECTION
Vuvp,G Undervoltage protection limit, GVDD_X 9.5 V
Vuvp,hyst (1) Undervoltage protection limit, GVDD_X 250 mV
BSTuvpF Puts device into RESET when BST voltage falls below limit 6.11 V
BSTuvpR Brings device out of RESET when BST voltage rises above limit 7.25 V
OTW(1) Overtemperature warning 115 125 135 °C
OTWHYST (1) Temperature drop needed below OTW temp. for OTW to be inactive after the OTW event 25 °C
OTE(1) Overtemperature error threshold 145 155 165 °C
OTE-OTWdifferential (1) OTE - OTW differential, temperature delta between OTW and OTE 30 °C
OLPC Overload protection counter fS = 384 kHz 1.25 ms
IOC Overcurrent limit protection Resistor—programmable, high-end, ROC = 22 kΩ with 1 ms pulse, TC= 75°C 7.9 8.4 A
IOCT Overcurrent response time 150 ns
tACTIVITY DETECTOR Time for PWM activity detector to activate when no PWM is present Lack of transistion of any PWM input 13.2 μS
IPD Output pulldown current of each half-bridge Connected when RESET is active to provide bootstrap capacitor charge. Not used in SE mode. 3 mA
STATIC DIGITAL SPECIFICATIONS
VIH High-level input voltage PWM_A, PWM_B, PWM_C, PWM_D, M1, M2, M3, RESET_AB, RESET_CD 2 V
VIL Low-level input voltage 0.8 V
ILeakage Input leakage current 100 μA
OTW/SHUTDOWN (SD)
RINT_PU Internal pullup resistance, OTW to VREG, SD to VREG 20 26 32
VOH High-level output voltage Internal pullup resistor 3 3.3 3.6 V
External pullup of 4.7 kΩ to 5 V 4.5 5
VOL Low-level output voltage IO = 4 mA 0.2 0.4 V
FANOUT Device fanout OTW, SD No external pullup 30 Devices
Specified by design

Audio Specifications (BTL)

Audio performance is recorded as a chipset consisting of a TAS5518 pwm processor (modulation index limited to 97.7%) and a TAS5342LA power stage. PCB and system configuration are in accordance with recommended guidelines. Audio frequency = 1 kHz, PVDD_x = 32 V, GVDD_x = 12 V, RL = 4 Ω, fS = 384 kHz, ROC = 22 kΩ, TC = 75°C, Output Filter: LDEM = 10 μH, CDEM = 470 nF, unless otherwise noted.
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
POMAX Maximum Power Output RL = 4 Ω, 10% THD+N, clipped input signal 100 W
RL = 6 Ω, 10% THD+N, clipped input signal 80
RL = 8 Ω, 10% THD+N, clipped input signal 65
PO Unclipped Power Output RL = 4 Ω, 0 dBFS, unclipped input signal 80 W
RL = 6 Ω, 0 dBFS, unclipped input signal 64
RL = 8 Ω, 0 dBFS, unclipped input signal 50
THD+N Total harmonic distortion + noise 0 dBFS; AES17 filter 0.4%
1 W; AES17 filter 0.09%
Vn Output integrated noise A-weighted, AES17 filter, Auto mute disabled 55 μV
SNR Signal-to-noise ratio (1) A-weighted, AES17 filter, Auto mute disabled 110 dB
DNR Dynamic range A-weighted, input level = –60 dBFS, AES17 filter 110 dB
DC Offset Output offset voltage ±15 mV
Pidle Power dissipation due to idle losses (IPVDD_X) PO = 0 W, all halfbridges switching(2) 3 W
SNR is calculated relative to 0-dBFS input level.
Actual system idle losses are affected by core losses of output inductors.

Audio Specifications (Single-Ended Output)

Audio performance is recorded as a chipset consisting of a TAS5086 pwm processor (modulation index limited to 97.7%) and a TAS5342LA power stage. PCB and system configuration are in accordance with recommended guidelines. Audio frequency = 1 kHz, PVDD_x = 32 V, GVDD_x = 12 V, RL = 4 Ω, fS = 384 kHz, ROC = 22 kΩ, TC = 75°C, Output Filter: LDEM = 20 μH, CDEM = 1 μF, unless otherwise noted.
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
POMAX Maximum Power Output RL = 3 Ω, 10% THD+N, clipped input signal 40 W
RL = 4 Ω, 10% THD+N, clipped input signal 30
PO Unclipped Power Output RL = 3 Ω, 0 dBFS, unclipped input signal 30
RL = 4 Ω, 0 dBFS, unclipped input signal 25
THD+N Total harmonic distortion + noise 0 dBFS; AES17 filter 0.4%
1 W; AES17 filter 0.09%
Vn Output integrated noise A-weighted, AES17 filter, Auto mute disabled 35 μV
SNR Signal-to-noise ratio(1) A-weighted, AES17 filter, Auto mute disabled 109 dB
DNR Dynamic range A-weighted, input level = –60 dBFS AES17 filter 109 dB
Pidle Power dissipation due to idle losses (IPVDD_X) PO = 0 W, all half bridges switching(2) 3 W
SNR is calculated relative to 0-dBFS input level.
Actual system idle losses are affected by core losses of output inductors.

Audio Specifications (PBTL)

Audio performance is recorded as a chipset consisting of a TAS5518 pwm processor (modulation index limited to 97.7%) and a TAS5342LA power stage. PCB and system configuration are in accordance with recommended guidelines. Audio frequency = 1 kHz, PVDD_x = 32 V, GVDD_x = 12 V, RL = 3 Ω, fS = 384 kHz, ROC = 22 kΩ, TC = 75°C, Output Filter: LDEM = 10 μH, CDEM = 1 uF, unless otherwise noted.
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
POMAX Maximum Power Output RL = 2 Ω, 10% THD+N, clipped input signal 200 W
RL = 3 Ω, 10% THD+N, clipped input signal 160
PO Unclipped Power Output RL = 2 Ω, 0 dBFS, unclipped input signal 150 W
RL = 3 Ω, 0 dBFS, unclipped input signal 120
THD+N Total harmonic distortion + noise 0 dBFS; AES17 filter 0.4%
1 W; AES17 filter 0.09%
Vn Output integrated noise A-weighted, AES17 filter, Auto mute disabled 45 μV
SNR Signal-to-noise ratio(1) A-weighted, AES17 filter, Auto mute disabled 110 dB
DNR Dynamic range A-weighted, input level = –60 dBFS AES17 filter 110 dB
DC Offset Outuput offset voltage ±15 mV
Pidle Power dissipation due to idle losses (IPVDD_X) PO = 0 W, all half bridges switching(2) 3 W
SNR is calculated relative to 0-dBFS input level.
Actual system idle losses are affected by core losses of output inductors.

Typical Characteristics

BTL Configuration

TAS5342LA tc01_las558.gif Figure 1. Total Harmonic Distortion + Noise vs Output Power
TAS5342LA tc02_las558.gif Figure 2. Output Power vs Supply Voltage
TAS5342LA tc03_las558.gif Figure 3. Unclipped Output Power vs Supply Voltage
TAS5342LA tc05_las558.gif Figure 5. System Power Loss vs Output Power
TAS5342LA tc07_las558.gif Figure 7. Noise Amplitude vs Frequency
TAS5342LA tc04_las558.gif Figure 4. System Efficiency vs Output Power
TAS5342LA tc06_las558.gif Figure 6. System Output Power vs Case Temperature

SE Configuration

TAS5342LA tc08_las558.gif
Figure 8. Total Harmonic Distortion + Noise vs Output Power
TAS5342LA tc10_las558.gif
Figure 10. Output Power vs Case Temperature
TAS5342LA tc09_las558.gif
Figure 9. Output Power vs Supply Voltage

PBTL Configuration

TAS5342LA tc11_las558.gif
Figure 11. Total Harmonic Distortion + Noise vs Output Power
TAS5342LA tc13_las558.gif
Figure 13. System Output Power vs Case Temperature
TAS5342LA tc12_las558.gif
Figure 12. Output Power vs Supply Voltage