JAJSJ16G May   2020  – March 2024 TLV9151-Q1 , TLV9152-Q1 , TLV9154-Q1

PRODUCTION DATA  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1 Absolute Maximum Ratings
    2. 5.2 ESD Ratings
    3. 5.3 Recommended Operating Conditions
    4. 5.4 Thermal Information for Single Channel
    5. 5.5 Thermal Information for Dual Channel
    6. 5.6 Thermal Information for Quad Channel
    7. 5.7 Electrical Characteristics
    8. 5.8 Typical Characteristics
  7. Detailed Description
    1. 6.1 Overview
    2. 6.2 Functional Block Diagram
    3. 6.3 Feature Description
      1. 6.3.1 EMI Rejection
      2. 6.3.2 Thermal Protection
      3. 6.3.3 Capacitive Load and Stability
      4. 6.3.4 Common-Mode Voltage Range
      5. 6.3.5 Phase Reversal Protection
      6. 6.3.6 Electrical Overstress
      7. 6.3.7 Overload Recovery
      8. 6.3.8 Typical Specifications and Distributions
      9. 6.3.9 Shutdown
    4. 6.4 Device Functional Modes
  8. Application and Implementation
    1. 7.1 Application Information
    2. 7.2 Typical Applications
      1. 7.2.1 Low-Side Current Measurement
        1. 7.2.1.1 Design Requirements
        2. 7.2.1.2 Detailed Design Procedure
        3. 7.2.1.3 Application Curves
    3. 7.3 Power Supply Recommendations
    4. 7.4 Layout
      1. 7.4.1 Layout Guidelines
      2. 7.4.2 Layout Example
  9. Device and Documentation Support
    1. 8.1 Device Support
      1. 8.1.1 Development Support
        1. 8.1.1.1 TINA-TI (Free Software Download)
        2. 8.1.1.2 TI Precision Designs
    2. 8.2 Documentation Support
      1. 8.2.1 Related Documentation
    3. 8.3 ドキュメントの更新通知を受け取る方法
    4. 8.4 サポート・リソース
    5.     Trademarks
    6. 8.5 静電気放電に関する注意事項
    7. 8.6 用語集
  10. Revision History
  11. 10Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Pin Configuration and Functions

GUID-D1294493-1792-4E76-97F4-1CA3FE87C224-low.svgFigure 4-1 TLV9151-Q1 DBV Package,
5-Pin SOT-23
(Top View)
GUID-C1B96E2B-930C-41B9-9086-3EA7BD6951F2-low.svgFigure 4-2 TLV9151-Q1 DCK Package,
5-Pin SC70
(Top View)
Table 4-1 Pin Functions: TLV9151-Q1
PIN TYPE(1) DESCRIPTION
NAME DBV DCK
IN+ 3 1 I Noninverting input
IN– 4 3 I Inverting input
OUT 1 4 O Output
V+ 5 5 Positive (highest) power supply
V– 2 2 Negative (lowest) power supply
I = input, O = output
GUID-20200923-CA0I-Z4RZ-SS1N-83VSKFFBBLKF-low.gif Figure 4-3 TLV9151S-Q1 DBV Package,
6-Pin SOT-23
(Top View)
Table 4-2 Pin Functions: TLV9151S-Q1
PIN TYPE1 DESCRIPTION
NAME NO.
IN+ 3 I Noninverting input
IN– 4 I Inverting input
OUT 1 O Output
SHDN 5 I Shutdown: low = amplifier enabled, high = amplifier disabled. See Section 6.3.9 for more information.
V+ 6 Positive (highest) power supply
V– 2 Negative (lowest) power supply
  1. I = input, O = output
GUID-A8032318-2091-4C3E-A011-EBE970DD7A61-low.svg Figure 4-4 TLV9152-Q1 D, PW and DGK Package,
8-Pin SOIC, TSSOP and VSSOP
(Top View)
Table 4-3 Pin Functions: TLV9152-Q1
PIN TYPE(1) DESCRIPTION
NAME NO.
IN1+ 3 I Noninverting input, channel 1
IN2+ 5 I Noninverting input, channel 2
IN1– 2 I Inverting input, channel 1
IN2– 6 I Inverting input, channel 2
OUT1 1 O Output, channel 1
OUT2 7 O Output, channel 2
V+ 8 Positive (highest) power supply
V– 4 Negative (lowest) power supply
I = input, O = output
GUID-E00E0D82-180D-4672-B4E4-090D8F9C3499-low.svg Figure 4-5 TLV9154-Q1 D, DYY, and PW Package,
14-Pin SOIC, SOT-23, and TSSOP
(Top View)
Table 4-4 Pin Functions: TLV9154-Q1
PIN TYPE(1) DESCRIPTION
NAME NO.
IN1+ 3 I Noninverting input, channel 1
IN1– 2 I Inverting input, channel 1
IN2+ 5 I Noninverting input, channel 2
IN2– 6 I Inverting input, channel 2
IN3+ 10 I Noninverting input, channel 3
IN3– 9 I Inverting input, channel 3
IN4+ 12 I Noninverting input, channel 4
IN4– 13 I Inverting input, channel 4
OUT1 1 O Output, channel 1
OUT2 7 O Output, channel 2
OUT3 8 O Output, channel 3
OUT4 14 O Output, channel 4
V+ 4 Positive (highest) power supply
V– 11 Negative (lowest) power supply
I = input, O = output