SLVS314F SEPTEMBER   2000  – August 2015 TPS61010 , TPS61012 , TPS61013 , TPS61014 , TPS61015 , TPS61016

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Device Comparison Table
  6. Pin Configuration and Functions
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Electrical Characteristics
    6. 7.6 Typical Characteristics
      1. 7.6.1 Table of Graphs
  8. Parameter Measurement Information
  9. Detailed Description
    1. 9.1 Overview
    2. 9.2 Functional Block Diagram
    3. 9.3 Feature Description
      1. 9.3.1 Controller Circuit
      2. 9.3.2 Synchronous Rectifier
      3. 9.3.3 Power-Save Mode
      4. 9.3.4 Device Enable
      5. 9.3.5 Undervoltage Lockout (UVLO)
      6. 9.3.6 Autodischarge
      7. 9.3.7 Low-Battery Detector Circuit (LBI and LBO)
      8. 9.3.8 Antiringing Switch
      9. 9.3.9 Adjustable Output Voltage
    4. 9.4 Device Functional Modes
  10. 10Application and Implementation
    1. 10.1 Application Information
    2. 10.2 Typical Applications
      1. 10.2.1 1.8-mm Maximum Height Power Supply With Single Battery Cell Input Using Low Profile Components
        1. 10.2.1.1 Design Requirements
        2. 10.2.1.2 Detailed Design Procedure
          1. 10.2.1.2.1 Programming the TPS61010 Adjustable Output Voltage Device
          2. 10.2.1.2.2 Programming the Low Battery Comparator Threshold Voltage
          3. 10.2.1.2.3 Inductor Selection
          4. 10.2.1.2.4 Capacitor Selection
          5. 10.2.1.2.5 Compensation of the Control Loop
        3. 10.2.1.3 Application Curves
      2. 10.2.2 250-mA Power Supply With Two Battery Cell Input
      3. 10.2.3 Dual Output Voltage Power Supply for DSPs
      4. 10.2.4 Power Supply With Auxiliary Positive Output Voltage
      5. 10.2.5 Power Supply With Auxiliary Negative Output Voltage
      6. 10.2.6 TPS6101x EVM Circuit Diagram
  11. 11Power Supply Recommendations
  12. 12Layout
    1. 12.1 Layout Guidelines
    2. 12.2 Layout Example
    3. 12.3 Thermal Considerations
  13. 13Device and Documentation Support
    1. 13.1 Device Support
      1. 13.1.1 Third-Party Products Disclaimer
    2. 13.2 Related Links
    3. 13.3 Community Resources
    4. 13.4 Trademarks
    5. 13.5 Electrostatic Discharge Caution
    6. 13.6 Glossary
  14. 14Mechanical, Packaging, and Orderable Information

パッケージ・オプション

デバイスごとのパッケージ図は、PDF版データシートをご参照ください。

メカニカル・データ(パッケージ|ピン)
  • DGS|10
サーマルパッド・メカニカル・データ
発注情報

12 Layout

12.1 Layout Guidelines

As for all switching power supplies, the layout is an important step in the design, especially at high peak currents and high switching frequencies. If the layout is not carefully done, the regulator could show stability problems as well as EMI problems.

Therefore, use wide and short traces for the main current path as indicated in bold in Figure 32. The input capacitor, output capacitor, and the inductor should be placed as close as possible to the IC. Use a common ground node as shown in Figure 32 to minimize the effects of ground noise. The compensation circuit and the feedback divider should be placed as close as possible to the IC. To layout the control ground, it is recommended to use short traces as well, separated from the power ground traces. Connect both grounds close to the ground pin of the IC as indicated in the layout diagram in Figure 32. This avoids ground shift problems, which can occur due to superimposition of power ground current and control ground current.

12.2 Layout Example

TPS61010 TPS61011 TPS61012 TPS61013 TPS61014 TPS61015 TPS61016 layout_diag_LVS314.gifFigure 32. Layout Diagram
TPS61010 TPS61011 TPS61012 TPS61013 TPS61014 TPS61015 TPS61016 ai_evmcomp_LVS314.gifFigure 33. TPS6101x EVM Component Placement (Actual Size: 55.9 mm x 40.6 mm)
TPS61010 TPS61011 TPS61012 TPS61013 TPS61014 TPS61015 TPS61016 ai_evmtop_LVS314.gifFigure 34. TPS6101x EVM Top Layer Layout (Actual Size: 55.9 mm x 40.6 mm)
TPS61010 TPS61011 TPS61012 TPS61013 TPS61014 TPS61015 TPS61016 ai_evmbot_LVS314.gifFigure 35. TPS6101x EVM Bottom Layer Layout (Actual Size: 55.9 mm x 40.6 mm)

12.3 Thermal Considerations

Implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependent issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power-dissipation limits of a given component.

Three basic approaches for enhancing thermal performance are:

  • Improving the power dissipation capability of the PWB design
  • Improving the thermal coupling of the component to the PWB
  • Introducing airflow in the system

The maximum junction temperature (TJ) of the TPS6101x devices is 125°C. The thermal resistance of the 10-pin MSOP package (DGS) is RθJA = 161.8°C/W. Specified regulator operation is assured to a maximum ambient temperature (TA) of 85°C. Therefore, the maximum power dissipation is about 247 mW. More power can be dissipated if the maximum ambient temperature of the application is lower.

Equation 8. TPS61010 TPS61011 TPS61012 TPS61013 TPS61014 TPS61015 TPS61016 Q_pdmax_LVS314.gif