JAJSDK6A April   2017  – July 2017 TPD2S701-Q1

PRODUCTION DATA.  

  1. 特長
  2. アプリケーション
  3. 概要
  4. 改訂履歴
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1  Absolute Maximum Ratings
    2. 6.2  ESD Ratings—AEC Specification
    3. 6.3  ESD Ratings—IEC Specification
    4. 6.4  ESD Ratings—ISO Specification
    5. 6.5  Recommended Operating Conditions
    6. 6.6  Thermal Information
    7. 6.7  Electrical Characteristics
    8. 6.8  Power Supply and Supply Current Consumption Chracteristics
    9. 6.9  Timing Requirements
    10. 6.10 Typical Characteristics
  7. Parameter Measurement Information
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 OVP Operation
      2. 8.3.2 OVP Threshold
      3. 8.3.3 D± Clamping Voltage
    4. 8.4 Device Functional Modes
  9. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Design Requirements
        1. 9.2.1.1 Device Operation
      2. 9.2.2 Detailed Design Procedure
        1. 9.2.2.1 VREF Operation
          1. 9.2.2.1.1 Mode 0
          2. 9.2.2.1.2 Mode 1
        2. 9.2.2.2 Mode 1 Enable Timing
      3. 9.2.3 Application Curves
  10. 10Power Supply Recommendations
    1. 10.1 VPWR Path
    2. 10.2 VREF Pin
  11. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Example
  12. 12デバイスおよびドキュメントのサポート
    1. 12.1 ドキュメントのサポート
      1. 12.1.1 関連資料
    2. 12.2 ドキュメントの更新通知を受け取る方法
    3. 12.3 コミュニティ・リソース
    4. 12.4 商標
    5. 12.5 静電気放電に関する注意事項
    6. 12.6 Glossary
  13. 13メカニカル、パッケージ、および注文情報

Pin Configuration and Functions

DGS Package
10-Pin SSOP
Top View
TPD2S701-Q1 DSG_sop_pin_diagram.gif
DSK Package
10-Pin QFN
Top View
TPD2S701-Q1 DSK_son_pin_diagram.gif

Pin Functions

PIN TYPE DESCRIPTION
NO. NAME
1 VD– I/O High voltage D– USB data line, connect to USB connector D+, D– IEC61000-4-2 ESD protection
2 VD+ I/O High voltage D+ USB data line, connect to USB connector D+, D– IEC61000-4-2 ESD protection
3 GND Ground Ground pin for internal circuits and IEC ESD clamps
4 FLT O Open-drain fault pin. See Table 1
5 EN I Enable active-low input. Drive EN low to enable the switches. Drive EN high to disable the switches. See Table 1 for mode selection
6 MODE I Selects between device modes. See the Detailed Description section. Acts as LDO reference voltage for mode 1
7 VPWR I 5-V DC supply input for internal circuits. Connect to internal power rail on PCB
8 VREF I/O Pin to set OVP threshold. See the Detailed Description section for instructions on how to set OVP threshold
9 D+ I/O I/O protected low voltage D+ USB data line, connects to transceiver
10 D– I/O Protected low voltage D– USB data line, connects to transceiver