SBAU413A october   2022  – may 2023

 

  1.   Abstract
  2.   Trademarks
  3. 1EVM Overview
    1. 1.1 ADS131B26Q1EVM-PDK Features
    2. 1.2 ADS131B26Q1EVM-PDK Quick-Start Guide
  4. 2Analog Interface
    1. 2.1 Terminal Blocks and Test Points
    2. 2.2 ADC1A and ADC1B
    3. 2.3 ADC2A and ADC2B
    4. 2.4 ADC3A and ADC3B
  5. 3Digital Interface
    1. 3.1 Connection to the PHI Controller
    2. 3.2 Digital Header
    3. 3.3 Clock Options
  6. 4Power Supplies
    1. 4.1 DC/DC Converter Circuit
    2. 4.2 ADC Power Supplies
    3. 4.3 Power Supply and Voltage Reference Decoupling
  7. 5ADS131B26Q1EVM-PDK Initial Setup
    1. 5.1 Default Jumper Settings
    2. 5.2 EVM Graphical User Interface (GUI) Software Installation
  8. 6ADS131B26Q1EVM-PDK Software Reference
    1. 6.1 Global Settings for ADC Control
    2. 6.2 Register Map Configuration
      1. 6.2.1 Register Map Basics
      2. 6.2.2 ADC1A, ADC3A and ADC1B, ADC3B Configuration
      3. 6.2.3 ADC2A and ADC2B Configuration
    3. 6.3 Analysis Tools
      1. 6.3.1 Time Domain Display
      2. 6.3.2 Spectral Analysis Tool
      3. 6.3.3 Histogram Analysis
      4. 6.3.4 Sequencer Analysis
  9. 7ADS131B26Q1EVM-PDK Bill of Materials, PCB Layout, and Schematics
    1. 7.1 Bill of Materials (BOM)
    2. 7.2 PCB Layout
    3. 7.3 Schematics
  10. 8Revision History

ADC Power Supplies

The transformer output is connected to two rectification diodes (D1 and D2) to provide the main high-side supply voltage (VADC_HV). JP2 and JP3 connect VADC_HV to the ADC APWR and DPWR supply pins, respectively. The ADS131B26-Q1 uses two internal LDOs to generate the primary analog and digital supplies (AVDD and IOVDD). Series 0.1-ohm resistors (R57 and R66) are provided for LDO supply current measurements and are not required by the ADC for normal operation. When JP2 and JP3 are installed in the [2-3] position, VADC_HV is nominally approximately 5.1 V. To evaluate the ADS131B26-Q1 with an external APWR and DPWR supply, uninstall the jumpers on JP2 and JP3 and connect the external supply to the corresponding terminal block inputs (J6 and J8). Alternatively, the ADC internal LDOs can be completely bypassed by moving both JP2 and JP3 jumpers to the [1-2] position. In this configuration, APWR must be between 3 V and 3.6 V, and DPWR must be between 3 V and 5.5 V. Figure 4-2 shows the analog and digital ADC supply options.

GUID-20220921-SS0I-Q7T5-KM4M-VJRGMFFVQWNW-low.svgFigure 4-2 ADC Analog and Digital Supply Options (Schematic)