Inicio Interfaz Circuitos integrados LVDS, M-LVDS y PECL

DS92LV1260

ACTIVO

Deserializador Channel Link B-LVDS de 10 bits y 6 canales

Detalles del producto

Function Deserializer Protocols Channel-Link I Number of transmitters 10 Number of receivers 6 Supply voltage (V) 3.3 Signaling rate (MBits) 2400 Input signal BLVDS, LVDS Output signal LVTTL Rating Catalog Operating temperature range (°C) -40 to 85
Function Deserializer Protocols Channel-Link I Number of transmitters 10 Number of receivers 6 Supply voltage (V) 3.3 Signaling rate (MBits) 2400 Input signal BLVDS, LVDS Output signal LVTTL Rating Catalog Operating temperature range (°C) -40 to 85
NFBGA (NZH) 196 225 mm² 15 x 15
  • Deserializes One to Six BusLVDS Input Serial Data Streams with Embedded Clocks
  • Seven Selectable Serial Inputs to Support n+1 Redundancy of Deserialized Streams
  • Seventh Channel has Single Pin Monitor Output That Reflects Input From Seventh Channel Input
  • Parallel Clock Rate up to 40MHz
  • On Chip Filtering for PLL
  • Absolute Maximum Worst Case Power Dissipation = 1.9W at 3.6V
  • High Impedance Inputs Upon Power Off (Vcc = 0V)
  • Single Power Supply at +3.3V
  • 196-pin NFBGA Package (Low-profile Ball Grid Array) Package
  • Industrial Temperature Range Operation: −40°C to +85°C

All trademarks are the property of their respective owners.

  • Deserializes One to Six BusLVDS Input Serial Data Streams with Embedded Clocks
  • Seven Selectable Serial Inputs to Support n+1 Redundancy of Deserialized Streams
  • Seventh Channel has Single Pin Monitor Output That Reflects Input From Seventh Channel Input
  • Parallel Clock Rate up to 40MHz
  • On Chip Filtering for PLL
  • Absolute Maximum Worst Case Power Dissipation = 1.9W at 3.6V
  • High Impedance Inputs Upon Power Off (Vcc = 0V)
  • Single Power Supply at +3.3V
  • 196-pin NFBGA Package (Low-profile Ball Grid Array) Package
  • Industrial Temperature Range Operation: −40°C to +85°C

All trademarks are the property of their respective owners.

The DS92LV1260 integrates six deserializer devices into a single chip. The chip uses a 0.25u CMOS process technology. The DS92LV1260 can simultaneously deserialize up to six data streams that have been serialized by the Texas Instruments DS92LV1021 or DS92LV1023 Bus LVDS serializers. The device also includes a seventh serial input channel that serves as a redundant input.

Each deserializer block in the DS92LV1260 operates independently with its own clock recovery circuitry and lock-detect signaling.

The DS92LV1260 uses a single +3.3V power supply with a typical power dissipation of 1.2W at 3.3V with a PRBS-15 pattern. Refer to the Connection Diagrams for packaging information.

The DS92LV1260 integrates six deserializer devices into a single chip. The chip uses a 0.25u CMOS process technology. The DS92LV1260 can simultaneously deserialize up to six data streams that have been serialized by the Texas Instruments DS92LV1021 or DS92LV1023 Bus LVDS serializers. The device also includes a seventh serial input channel that serves as a redundant input.

Each deserializer block in the DS92LV1260 operates independently with its own clock recovery circuitry and lock-detect signaling.

The DS92LV1260 uses a single +3.3V power supply with a typical power dissipation of 1.2W at 3.3V with a PRBS-15 pattern. Refer to the Connection Diagrams for packaging information.

Descargar Ver vídeo con transcripción Video

Documentación técnica

star =Principal documentación para este producto seleccionada por TI
No se encontraron resultados. Borre su búsqueda y vuelva a intentarlo.
Ver todo 2
Tipo Título Fecha
* Data sheet DS92LV1260 Six Channel 10 Bit BLVDS Deserializer datasheet (Rev. F) 16 abr 2013
Application note How to Validate BLVDS SER/DES Signal Integrity Using an Eye Mask (Rev. A) 26 abr 2013

Diseño y desarrollo

Para conocer los términos adicionales o los recursos necesarios, haga clic en cualquier título de abajo para ver la página de detalles cuando esté disponible.

Herramienta de simulación

PSPICE-FOR-TI — PSpice® para herramienta de diseño y simulación de TI

PSpice® for TI is a design and simulation environment that helps evaluate functionality of analog circuits. This full-featured, design and simulation suite uses an analog analysis engine from Cadence®. Available at no cost, PSpice for TI includes one of the largest model libraries in the (...)
Herramienta de simulación

TINA-TI — Programa de simulación analógica basado en SPICE

TINA-TI provides all the conventional DC, transient and frequency domain analysis of SPICE and much more. TINA has extensive post-processing capability that allows you to format results the way you want them. Virtual instruments allow you to select input waveforms and probe circuit nodes voltages (...)
Guía del usuario: PDF
Paquete Pasadores Descargar
NFBGA (NZH) 196 Ver opciones

Pedidos y calidad

Información incluida:
  • RoHS
  • REACH
  • Marcado del dispositivo
  • Acabado de plomo/material de la bola
  • Clasificación de nivel de sensibilidad a la humedad (MSL) / reflujo máximo
  • Estimaciones de tiempo medio entre fallas (MTBF)/fallas en el tiempo (FIT)
  • Contenido del material
  • Resumen de calificaciones
  • Monitoreo continuo de confiabilidad
Información incluida:
  • Lugar de fabricación
  • Lugar de ensamblaje

Los productos recomendados pueden tener parámetros, módulos de evaluación o diseños de referencia relacionados con este producto de TI.

Soporte y capacitación

Foros de TI E2E™ con asistencia técnica de los ingenieros de TI

El contenido lo proporcionan “tal como está” TI y los colaboradores de la comunidad y no constituye especificaciones de TI. Consulte los términos de uso.

Si tiene preguntas sobre la calidad, el paquete o el pedido de productos de TI, consulte el soporte de TI. ​​​​​​​​​​​​​​

Videos