Inicio Interfaz Otras interfaces

SCAN921025H

ACTIVO

Serializador de 10 bits de 20 MHz a 80 MHz y alta temperatura con acceso de prueba IEEE 1149.1

Detalles del producto

Protocols Catalog Rating Catalog Operating temperature range (°C) -40 to 125
Protocols Catalog Rating Catalog Operating temperature range (°C) -40 to 125
NFBGA (NZA) 49 49 mm² 7 x 7
  • High Temperature Operation to 125°C
  • IEEE 1149.1 (JTAG) Compliant and At-Speed BIST Test Mode
  • Clock Recovery from PLL Lock to Random Data Patterns
  • Ensured Transition Every Data Transfer Cycle
  • Chipset (Tx + Rx) Power Consumption < 600 mW (Typ) @ 80 MHz
  • Single Differential Pair Eliminates Multi-Channel Skew
  • 800 Mbps Serial Bus LVDS Data Rate (at 80 MHz Clock)
  • 10-bit Parallel Interface for 1 Byte Data Plus 2 Control Bits
  • Synchronization Mode and LOCK Indicator
  • Programmable Edge Trigger on Clock
  • High Impedance on Receiver Inputs When Power is Off
  • Bus LVDS Serial Output Rated for 27Ω Load
  • Small 49-Lead NFBGA Package

All trademarks are the property of their respective owners.

  • High Temperature Operation to 125°C
  • IEEE 1149.1 (JTAG) Compliant and At-Speed BIST Test Mode
  • Clock Recovery from PLL Lock to Random Data Patterns
  • Ensured Transition Every Data Transfer Cycle
  • Chipset (Tx + Rx) Power Consumption < 600 mW (Typ) @ 80 MHz
  • Single Differential Pair Eliminates Multi-Channel Skew
  • 800 Mbps Serial Bus LVDS Data Rate (at 80 MHz Clock)
  • 10-bit Parallel Interface for 1 Byte Data Plus 2 Control Bits
  • Synchronization Mode and LOCK Indicator
  • Programmable Edge Trigger on Clock
  • High Impedance on Receiver Inputs When Power is Off
  • Bus LVDS Serial Output Rated for 27Ω Load
  • Small 49-Lead NFBGA Package

All trademarks are the property of their respective owners.

The SCAN921025H transforms a 10-bit wide parallel LVCMOS/LVTTL data bus into a single high speed Bus LVDS serial data stream with embedded clock. The SCAN921226H receives the Bus LVDS serial data stream and transforms it back into a 10-bit wide parallel data bus and recovers parallel clock.

Both devices are compliant with IEEE 1149.1 Standard for Boundary Scan Test. IEEE 1149.1 features provide the design or test engineer access via a standard Test Access Port (TAP) to the backplane or cable interconnects and the ability to verify differential signal integrity. The pair of devices also features an at-speed BIST mode which allows the interconnects between the Serializer and Deserializer to be verified at-speed.

The SCAN921025H transmits data over backplanes or cable. The single differential pair data path makes PCB design easier. In addition, the reduced cable, PCB trace count, and connector size tremendously reduce cost. Since one output transmits clock and data bits serially, it eliminates clock-to-data and data-to-data skew. The powerdown pin saves power by reducing supply current when not using either device. Upon power up of the Serializer, you can choose to activate synchronization mode or allow the Deserializer to use the synchronization-to-random-data feature. By using the synchronization mode, the Deserializer will establish lock to a signal within specified lock times. In addition, the embedded clock ensures a transition on the bus every 12-bit cycle. This eliminates transmission errors due to charged cable conditions. Furthermore, you may put the SCAN921025H output pins into tri-state to achieve a high impedance state. The PLL can lock to frequencies between 20 MHz and 80 MHz.

The SCAN921025H transforms a 10-bit wide parallel LVCMOS/LVTTL data bus into a single high speed Bus LVDS serial data stream with embedded clock. The SCAN921226H receives the Bus LVDS serial data stream and transforms it back into a 10-bit wide parallel data bus and recovers parallel clock.

Both devices are compliant with IEEE 1149.1 Standard for Boundary Scan Test. IEEE 1149.1 features provide the design or test engineer access via a standard Test Access Port (TAP) to the backplane or cable interconnects and the ability to verify differential signal integrity. The pair of devices also features an at-speed BIST mode which allows the interconnects between the Serializer and Deserializer to be verified at-speed.

The SCAN921025H transmits data over backplanes or cable. The single differential pair data path makes PCB design easier. In addition, the reduced cable, PCB trace count, and connector size tremendously reduce cost. Since one output transmits clock and data bits serially, it eliminates clock-to-data and data-to-data skew. The powerdown pin saves power by reducing supply current when not using either device. Upon power up of the Serializer, you can choose to activate synchronization mode or allow the Deserializer to use the synchronization-to-random-data feature. By using the synchronization mode, the Deserializer will establish lock to a signal within specified lock times. In addition, the embedded clock ensures a transition on the bus every 12-bit cycle. This eliminates transmission errors due to charged cable conditions. Furthermore, you may put the SCAN921025H output pins into tri-state to achieve a high impedance state. The PLL can lock to frequencies between 20 MHz and 80 MHz.

Descargar Ver vídeo con transcripción Video

Documentación técnica

star =Principal documentación para este producto seleccionada por TI
No se encontraron resultados. Borre su búsqueda y vuelva a intentarlo.
Ver todo 2
Tipo Título Fecha
* Data sheet High Temp 20-80MHz 10Bit Bus LVDS SerDes w/IEEE 1149.1 JTAG & at-speed BIST datasheet (Rev. C) 02 may 2013
Application note DS15BA101 & DS15EA101 Enable Long Reach Applications for Embedded Clock SER/DES (Rev. E) 29 abr 2013

Diseño y desarrollo

Para conocer los términos adicionales o los recursos necesarios, haga clic en cualquier título de abajo para ver la página de detalles cuando esté disponible.

Herramienta de simulación

PSPICE-FOR-TI — PSpice® para herramienta de diseño y simulación de TI

PSpice® for TI is a design and simulation environment that helps evaluate functionality of analog circuits. This full-featured, design and simulation suite uses an analog analysis engine from Cadence®. Available at no cost, PSpice for TI includes one of the largest model libraries in the (...)
Herramienta de simulación

TINA-TI — Programa de simulación analógica basado en SPICE

TINA-TI provides all the conventional DC, transient and frequency domain analysis of SPICE and much more. TINA has extensive post-processing capability that allows you to format results the way you want them. Virtual instruments allow you to select input waveforms and probe circuit nodes voltages (...)
Guía del usuario: PDF
Paquete Pasadores Descargar
NFBGA (NZA) 49 Ver opciones

Pedidos y calidad

Información incluida:
  • RoHS
  • REACH
  • Marcado del dispositivo
  • Acabado de plomo/material de la bola
  • Clasificación de nivel de sensibilidad a la humedad (MSL) / reflujo máximo
  • Estimaciones de tiempo medio entre fallas (MTBF)/fallas en el tiempo (FIT)
  • Contenido del material
  • Resumen de calificaciones
  • Monitoreo continuo de confiabilidad
Información incluida:
  • Lugar de fabricación
  • Lugar de ensamblaje

Soporte y capacitación

Foros de TI E2E™ con asistencia técnica de los ingenieros de TI

El contenido lo proporcionan “tal como está” TI y los colaboradores de la comunidad y no constituye especificaciones de TI. Consulte los términos de uso.

Si tiene preguntas sobre la calidad, el paquete o el pedido de productos de TI, consulte el soporte de TI. ​​​​​​​​​​​​​​

Videos