SBASAU8B December 2024 – June 2025 ADC3648 , ADC3649
PRODUCTION DATA
Parallel LVDS is used in decimation bypass mode. All 14 bit of channel A are transmitted on the rising edge of DCLK while the 14 bit of channel B are transmitted on the falling edge of DCLK as shown in Figure 8-55.
The output data on lanes DOUT0/1/2 can be replaced with: