SCHS210H November   1998  – June 2021 CD54HC4075 , CD74HC4075

PRODUCTION DATA  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
    1.     Pin Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Switching Characteristics
    7. 6.7 Operating Characteristics
    8. 6.8 Typical Characteristics
  7. Parameter Measurement Information
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Balanced CMOS Push-Pull Outputs
      2. 8.3.2 Standard CMOS Inputs
      3. 8.3.3 Clamp Diode Structure
    4. 8.4 Device Functional Modes
  9. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Design Requirements
        1. 9.2.1.1 Power Considerations
        2. 9.2.1.2 Input Considerations
        3. 9.2.1.3 Output Considerations
      2. 9.2.2 Detailed Design Procedure
      3. 9.2.3 Application Curves
  10. 10Power Supply Recommendations
  11. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Example
  12. 12Device and Documentation Support
    1. 12.1 Documentation Support
      1. 12.1.1 Related Documentation
    2. 12.2 Support Resources
    3. 12.3 Trademarks
    4. 12.4 Electrostatic Discharge Caution
    5. 12.5 Glossary
  13. 13Mechanical, Packaging, and Orderable Information

Package Options

Refer to the PDF data sheet for device specific package drawings

Mechanical Data (Package|Pins)
  • J|14
  • FK|20
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Description

This device contains three independent 3-input OR gates. Each gate performs the Boolean function Y = A + B + C in positive logic.

Device Information(1)
PART NUMBER PACKAGE BODY SIZE (NOM)
CD74HC4075M SOIC (14) 8.70 mm × 3.90 mm
CD74HC4075E PDIP (14) 19.30 mm × 6.40 mm
CD74HC4075NS SO (14) 10.20 mm × 5.30 mm
CD74HC4075PW TSSOP (14) 5.00 mm × 4.40 mm
CD54HC4075F CDIP (14) 21.30 mm × 7.60 mm
CD54HC4075FK LCCC (20) 8.90 mm × 8.90 mm
For all available packages, see the orderable addendum at the end of the data sheet.
GUID-BE1D1A4C-1822-46DF-B2CD-648CB0C08305-low.gifFunctional pinout