SNLS579A
April 2018 – November 2018
DP83TC811S-Q1
PRODUCTION DATA.
1
Features
2
Applications
3
Description
Device Images
Simplified Schematic
4
Revision History
5
Device Comparison Table
6
Pin Configuration and Functions
Pin Functions
6.1
Pin Multiplexing
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Electrical Characteristics
7.6
Timing Requirements
7.7
Timing Diagrams
7.8
Typical Characteristics
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Wake-on-LAN (WoL) Packet Detection
8.3.1.1
Magic Packet Structure
8.3.1.2
Magic Packet Example
8.3.1.3
Wake-on-LAN Configuration and Status
8.3.2
Start of Frame Detect for IEEE 1588 Time Stamp
8.3.3
Diagnostic Tool Kit
8.3.3.1
Signal Quality Indicator
8.3.3.2
Electrostatic Discharge Sensing
8.3.3.3
Time Domain Reflectometry
8.3.3.4
Temperature and Voltage Sensing
8.3.3.5
Built-In Self-Test
8.3.3.6
Loopback Modes
8.3.3.6.1
xMII Loopback
8.3.3.6.2
PCS Loopback
8.3.3.6.3
Analog Loopback
8.3.3.6.4
Reverse Loopback
8.3.4
Compliance Test Modes
8.3.4.1
Test Mode 1
8.3.4.2
Test Mode 2
8.3.4.3
Test Mode 4
8.3.4.4
Test Mode 5
8.4
Device Functional Modes
8.4.1
Power Down
8.4.2
Reset
8.4.3
Disable
8.4.4
Standby
8.4.5
Normal
8.4.6
Sleep Request
8.4.7
Silent
8.4.8
Sleep
8.4.9
Low-Power Sleep
8.4.10
Wake-Up
8.4.11
State Transitions
8.4.11.1
State Transition #1 - Standby to Normal
8.4.11.2
State Transition #2 - Normal to Standby
8.4.11.3
State Transition #3 - Normal to Sleep Request
8.4.11.4
State Transition #4 - Sleep Request to Normal
8.4.11.5
State Transition #5 - Sleep Request to Standby
8.4.11.6
State Transition #6 - Sleep Request to Silent
8.4.11.7
State Transition #7 - Silent to Standby
8.4.11.8
State Transition #8 - Silent to Sleep
8.4.12
Media Dependent Interface
8.4.12.1
100BASE-T1 Master and 100BASE-T1 Slave Configuration
8.4.12.2
Auto-Polarity Detection and Correction
8.4.12.3
Jabber Detection
8.4.12.4
Interleave Detection
8.4.13
MAC Interfaces
8.4.13.1
Media Independent Interface
8.4.13.2
Reduced Media Independent Interface
8.4.13.3
Reduced Gigabit Media Independent Interface
8.4.13.4
Serial Gigabit Media Independent Interface
8.4.14
Serial Management Interface
8.4.15
Direct Register Access
8.4.16
Extended Register Space Access
8.4.17
Write Address Operation
8.4.17.1
MMD1 - Write Address Operation
8.4.18
Read Address Operation
8.4.18.1
MMD1 - Read Address Operation
8.4.19
Write Operation (No Post Increment)
8.4.19.1
MMD1 - Write Operation (No Post Increment)
8.4.20
Read Operation (No Post Increment)
8.4.20.1
MMD1 - Read Operation (No Post Increment)
8.4.21
Write Operation (Post Increment)
8.4.21.1
MMD1 - Write Operation (Post Increment)
8.4.22
Read Operation (Post Increment)
8.4.22.1
MMD1 - Read Operation (Post Increment)
8.5
Programming
8.5.1
Strap Configuration
8.5.2
LED Configuration
8.5.3
PHY Address Configuration
8.6
Register Maps
8.6.1
Register Access Summary
8.6.2
BMCR Register 0x0000 – Basic Mode Control Register
Table 26.
BMCR Field Descriptions
8.6.3
BMSR Register 0x0001 – Basic Mode Status Register
Table 27.
BMSR Field Descriptions
8.6.4
PHYID1 Register 0x0002 – PHY Identifier Register #1
Table 28.
PHYID1 Field Descriptions
8.6.5
PHYID2 Register 0x0003 – PHY Identifier Register #2
Table 29.
PHYID2 Field Descriptions
8.6.6
SGMII_CFG Register 0x0009 – SGMII Configuration Register
Table 30.
SGMII_CFG Field Descriptions
8.6.7
REGCR Register 0x000D – Register Control Register
Table 31.
REGCR Field Descriptions
8.6.8
ADDAR Register 0x000E – Address/Data Register
Table 32.
ADDAR Field Descriptions
8.6.9
INT_TEST Register 0x0011 – Interrupt Test Register
Table 33.
INT_TEST Field Descriptions
8.6.10
INT_STAT1 Register 0x0012 – Interrupt Status Register #1
Table 34.
INT_STAT1 Field Descriptions
8.6.11
INT_STAT2 Register 0x0013 – Interrupt Status Register #2
Table 35.
INT_STAT2 Field Descriptions
8.6.12
FCSCR Register 0x0014 – False Carrier Sense Counter Register
Table 36.
FCSCR Field Descriptions
8.6.13
RECR Register 0x0015 – Receive Error Count Register
Table 37.
RECR Field Descriptions
8.6.14
BISTCR Register 0x0016 – BIST Control Register
Table 38.
BISTCR Field Descriptions
8.6.15
xMII_CTRL Register 0x0017 – xMII Control Register
Table 39.
xMII_CTRL Field Descriptions
8.6.16
INT_STAT3 Register 0x0018 – Interrupt Status Register #3
Table 40.
INT_STAT3 Field Descriptions
8.6.17
BICTSR1 Register 0x001B – BIST Control and Status Register #1
Table 41.
BICTSR1 Field Descriptions
8.6.18
BICTSR2 Register 0x001C – BIST Control and Status Register #2
Table 42.
BICTSR2 Field Description
8.6.19
TDR Register 0x001E – Time Domain Reflectometry Register
Table 43.
TDR Field Descriptions
8.6.20
PHYRCR Register 0x001F – PHY Reset Control Register
Table 44.
PHYRCR Field Descriptions
8.6.21
LSR Register 0x0133 – Link Status Results Register
Table 45.
LSR Field Descriptions
8.6.22
TDRR Register 0x016B – TDR Results Register
Table 46.
TDRR Field Descriptions
8.6.23
TDRLR1 Register 0x0180 – TDR Location Result Register #1
Table 47.
TDRLR1 Field Descriptions
8.6.24
TDRLR2 Register 0x0181 – TDR Location Result Register #2
Table 48.
TDRLR2 Field Descriptions
8.6.25
TDRPT Register 0x018A – TDR Peak Type Register
Table 49.
TDRPT Field Descriptions
8.6.26
AUTO_PHY Register 0x018B – Autonomous PHY Control Register
Table 50.
AUTO_PHY Field Descriptions
8.6.27
PWRM Register 0x018C – Power Mode Register
Table 51.
PWRM Register 0x018C – Power Mode Register
8.6.28
SNR Register 0x0197 – Signal-to-Noise Ratio Result Register
Table 52.
SNR Field Descriptions
8.6.29
SQI Register 0x0198 – Signal Quality Indication Register
Table 53.
SQI Field Descriptions
8.6.30
LD_CTRL Register 0x0400 – Line Driver Control Register
Table 54.
LD_CTRL Field Descriptions
8.6.31
LDG_CTRL1 Register 0x0401 – Line Driver Gain Control Register #1
Table 55.
LDG_CTRL1 Field Descriptions
8.6.32
SGMII_CTRL1 Register 0x0432 – SGMII Control Register #1
Table 56.
SGMII_CTRL1 Field Descriptions
8.6.33
DLL_CTRL 0x0446 – RGMII DLL Control Register
Table 57.
DLL_CTRL Field Descriptions
8.6.34
ESDS Register 0x0448 – Electrostatic Discharge Status Register
Table 58.
ESDS Field Descriptions
8.6.35
SGMII_AUTO_TIMER Register 0x0456 – SGMII Auto-Negotiation Timer Configuration Register
Table 59.
SGMII_AUTO_TIMER Field Descriptions
8.6.36
SGMII_STAT Register 0x0459 – SGMII Auto-Negotiation Status Register
Table 60.
SGMII_STAT Field Descriptions
8.6.37
LED_CFG1 Register 0x0460 – LED Configuration Register #1
Table 61.
LED_CFG1 Field Descriptions
8.6.38
xMII_IMP_CTRL Register 0x0461 – xMII Impedance Control Register
Table 62.
xMII_IMP_CTRL Field Descriptions
8.6.39
IO_CTRL1 Register 0x0462 – GPIO Control Register #1
Table 63.
IO_CTRL1 Field Descriptions
8.6.40
IO_CTRL2 Register 0x0463 – GPIO Control Register #2
Table 64.
IO_CTRL2 Field Descriptions
8.6.41
STRAP Register 0x0467 – Strap Configuration Register
Table 65.
STRAP Field Descriptions
8.6.42
LED_CFG2 Register 0x0469 – LED Configuration Register #2
Table 66.
LED_CFG2 Field Descriptions
8.6.43
PLR_CFG Register 0x0475 – Polarity Auto-Correction Configuration Register
Table 67.
PLR_CFG1 Field Descriptions
8.6.44
MON_CFG1 Register 0x0480 – Monitor Configuration Register #1
Table 68.
MON_CFG1 Field Descriptions
8.6.45
MON_CFG2 Register 0x0481 – Monitor Configuration Register #2
Table 69.
MON_CFG2 Field Descriptions
8.6.46
MON_CFG3 Register 0x0482 – Monitor Configuration Register #3
Table 70.
MON_CFG3 Field Descriptions
8.6.47
MON_STAT1 Register 0x0483 – Monitor Status Register #1
Table 71.
MON_STAT1 Field Descriptions
8.6.48
MON_STAT2 Register 0x0484 – Monitor Status Register #2
Table 72.
MON_STAT2 Field Descriptions
8.6.49
PCS_CTRL1 Register 0x0485 – PCS Control Register #1
Table 73.
PCS_CTRL1 Field Descriptions
8.6.50
PCS_CTRL2 Register – 0x0486 PCS Control Register #2
Table 74.
PCS_CTRL2 Field Descriptions
8.6.51
LPS_CTRL2 Register 0x0487 – LPS Control Register #2
Table 75.
LPS_CTRL2 Register 0x0487 – LPS Control Register #2
8.6.52
INTER_CFG Register 0x0489 – Interleave Configuration
Table 76.
INTER_CFG Field Descriptions
8.6.53
LPS_CTRL3 Register 0x0493 – LPS Control Register #3
Table 77.
LPS_CTRL3 Register 0x0493 – LPS Control Register #3
8.6.54
JAB_CFG Register 0x0496 – Jabber Configuration Register
Table 78.
JAB_CFG Field Descriptions
8.6.55
TEST_MODE_CTRL Register 0x0497 – Test Mode Control Register
Table 79.
TEST_MODE_CTRL Field Descriptions
8.6.56
WOL_CFG Register 0x04A0 – WoL Configuration Register
Table 80.
WOL_CFG Field Descriptions
8.6.57
WOL_STAT Register 0x04A1 – WoL Status Register
Table 81.
WOL_STAT Field Descriptions
8.6.58
WOL_DA1 Register 0x04A2 – WoL Destination Address Configuration Register #1
Table 82.
WOL_DA1 Field Descriptions
8.6.59
WOL_DA2 Register 0x04A3 – WoL Destination Address Configuration Register #2
Table 83.
WOL_DA2 Field Descriptions
8.6.60
WOL_DA3 Register 0x04A4 – WoL Destination Address Configuration Register #3
Table 84.
WOL_DA3 Field Descriptions
8.6.61
RXSOP1 Register 0x04A5 – Receive Secure-ON Password Register #1
Table 85.
RXSOP1 Field Descriptions
8.6.62
RXSOP2 Register 0x04A6 – Receive Secure-ON Password Register #2
Table 86.
RXSOP2 Field Descriptions
8.6.63
RXSOP3 Register 0x04A7 – Receive Secure-ON Password Register #3
Table 87.
RXSOP3 Field Descriptions
8.6.64
RXPAT1 Register 0x04A8 – Receive Pattern Register #1
Table 88.
RXPAT1 Field Descriptions
8.6.65
RXPAT2 Register 0x04A9 – Receive Pattern Register #2
Table 89.
RXPAT2 Field Descriptions
8.6.66
RXPAT3 Register 0x04AA – Receive Pattern Register #3
Table 90.
RXPAT3 Field Descriptions
8.6.67
RXPAT4 Register 0x04AB – Receive Pattern Register #4
Table 91.
RXPAT4 Field Descriptions
8.6.68
RXPAT5 Register 0x04AC – Receive Pattern Register #5
Table 92.
RXPAT5 Field Descriptions
8.6.69
RXPAT6 Register 0x04AD – Receive Pattern Register #6
Table 93.
RXPAT6 Field Descriptions
8.6.70
RXPAT7 Register 0x04AE – Receive Pattern Register #7
Table 94.
RXPAT7 Field Descriptions
8.6.71
RXPAT8 Register 0x04AF – Receive Pattern Register #8
Table 95.
RXPAT8 Field Descriptions
8.6.72
RXPAT9 Register 0x04B0 – Receive Pattern Register #9
Table 96.
RXPAT9 Field Descriptions
8.6.73
RXPAT10 Register 0x04B1 – Receive Pattern Register #10
Table 97.
RXPAT10 Field Descriptions
8.6.74
RXPAT11 Register 0x04B2 Receive Pattern Register #11
Table 98.
RXPAT11 Field Descriptions
8.6.75
RXPAT12 Register 0x04B3 – Receive Pattern Register #12
Table 99.
RXPAT12 Field Descriptions
8.6.76
RXPAT13 Register 0x04B4 – Receive Pattern Register #13
Table 100.
RXPAT13 Field Descriptions
8.6.77
RXPAT14 Register 0x04B5 – Receive Pattern Register #14
Table 101.
RXPAT14 Field Descriptions
8.6.78
RXPAT15 Register 0x04B6 – Receive Pattern Register #15
Table 102.
RXPAT15 Field Descriptions
8.6.79
RXPAT16 Register 0x04B7 – Receive Pattern Register #16
Table 103.
RXPAT16 Field Descriptions
8.6.80
RXPAT17 Register 0x04B8 – Receive Pattern Register #17
Table 104.
RXPAT17 Field Descriptions
8.6.81
RXPAT18 Register 0x04B9 – Receive Pattern Register #18
Table 105.
RXPAT18 Field Descriptions
8.6.82
RXPAT19 Register 0x04BA Receive Pattern Register #19
Table 106.
RXPAT19 Field Descriptions
8.6.83
RXPAT20 Register 0x04BB – Receive Pattern Register #20
Table 107.
RXPAT20 Field Descriptions
8.6.84
RXPAT21 Register 0x04BC – Receive Pattern Register #21
Table 108.
RXPAT21 Field Descriptions
8.6.85
RXPAT22 Register 0x04BD – Receive Pattern Register #22
Table 109.
RXPAT22 Field Descriptions
8.6.86
RXPAT23 Register 0x04BE – Receive Pattern Register #23
Table 110.
RXPAT23 Field Descriptions
8.6.87
RXPAT24 Register 0x04BF – Receive Pattern Register #24
Table 111.
RXPAT24 Field Descriptions
8.6.88
RXPAT25 Register 0x04C0 – Receive Pattern Register #25
Table 112.
RXPAT25 Field Descriptions
8.6.89
RXPAT26 Register 0x04C1 – Receive Pattern Register #26
Table 113.
RXPAT26 Field Descriptions
8.6.90
RXPAT27 Register 0x04C2 Receive Pattern Register #27
Table 114.
RXPAT27 Field Descriptions
8.6.91
RXPAT28 Register 0x04C3 – Receive Pattern Register #28
Table 115.
RXPAT28 Field Descriptions
8.6.92
RXPAT29 Register 0x04C4 – Receive Pattern Register #29
Table 116.
RXPAT29 Field Descriptions
8.6.93
RXPAT30 Register 0x04C5 – Receive Pattern Register #30
Table 117.
RXPAT30 Field Descriptions
8.6.94
RXPAT31 Register 0x04C6 – Receive Pattern Register #31
Table 118.
RXPAT31 Field Descriptions
8.6.95
RXPAT32 Register 0x04C7 – Receive Pattern Register #32
Table 119.
RXPAT32 Field Descriptions
8.6.96
RXPBM1 Register 0x04C8 – Receive Pattern Byte Mask Register #1
Table 120.
RXPBM1 Field Descriptions
8.6.97
RXPBM2 Register 0x04C9 – Receive Pattern Byte Mask Register #2
Table 121.
RXPBM2 Field Descriptions
8.6.98
RXPBM3 Register 0x04CA – Receive Pattern Byte Mask Register #3
Table 122.
RXPBM3 Field Descriptions
8.6.99
RXPBM4 Register 0x04CB – Receive Pattern Byte Mask Register #4
Table 123.
RXPBM4 Field Descriptions
8.6.100
RXPATC Register 0x04CC – Receive Pattern Control Register
Table 124.
RXPATC Field Descriptions
8.6.101
RXD3CLK Register 0x04E0 – RX_D3 Clock Control Register
Table 125.
RXD3CLK Field Descriptions
8.6.102
LPS_CFG Register 0x04E5 – LPS Configuration Register
Table 126.
LPS_CFG Register 0x04E5 – LPS Configuration Register
8.6.103
PMA_CTRL1 Register 0x0007 – MMD1 PMA Control Register #1
Table 127.
PMA_CTRL1 Field Descriptions
8.6.104
PMA_EXT1 Register 0x000B – MMD1 PMA Extended Ability Register #1
Table 128.
PMA_EXT1 Field Descriptions
8.6.105
PMA_EXT2 Register 0x0012 – MMD1 PMA Extended Ability Register #2
Table 129.
PMA_EXT2 Field Descriptions
8.6.106
PMA_CTRL2 Register 0x0834 – MMD1 PMA Control Register #2
Table 130.
PMA_CTRL2 Field Descriptions
8.6.107
TEST_CTRL Register 0x0836 – MMD1 100BASE-T1 PMA Test Control Register
Table 131.
TEST_CTRL Field Descriptions
9
Application and Implementation
9.1
Application Information
9.2
Typical Applications
9.2.1
Design Requirements
9.2.1.1
Physical Medium Attachment
9.2.1.1.1
Common-Mode Choke Recommendations
9.2.2
Detailed Design Procedure
9.2.3
Application Curves
10
Power Supply Recommendations
11
Layout
11.1
Layout Guidelines
11.1.1
Signal Traces
11.1.2
Return Path
11.1.3
Metal Pour
11.1.4
PCB Layer Stacking
11.2
Layout Example
12
Device and Documentation Support
12.1
Receiving Notification of Documentation Updates
12.2
Community Resources
12.3
Trademarks
12.4
Electrostatic Discharge Caution
12.5
Glossary
13
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
RND|36
MPQF428
Thermal pad, mechanical data (Package|Pins)
Orderable Information
snls579a_oa
1
Features
100BASE-T1 – IEEE 802.3bw Compliant
OPEN Alliance Qualified
Interoperable With BroadR-Reach and 100BASE-T1 PHYs
AEC-Q100 Qualified for Automotive Applications:
Device Temperature Grade 1: –40°C to +125 °C Ambient Operating Temperature
Device HBM ESD Classification Level 3A
Device CDM ESD Classification Level C5 for All Pins Except Pin 5
Device CDM ESD Classification Level C3 for Pin 5
Device IEC61000-4-2 ESD Classification Level 4 for Pins 12 and 13: ±8-kV Contact Discharge
MAC Interfaces: MII, RMII, RGMII and SGMII
VQFN, Wettable Flank Packaging
IEEE 1588 SFD Support
Low Transmit and Receive Latency for AVB/TSN
Low Active Power Operation: < 230 mW
Configurable I/O Voltages: 3.3 V, 2.5 V, and 1.8 V
Power Savings Features:
Sleep, Standby and Disable
Wake-on-LAN (WoL)
Diagnostic Tool Kit
Signal Quality Indication (SQI)
Time Domain Reflectometry (TDR)
Electrostatic Discharge Sensor
Voltage Sensor
Temperature Sensor
PRBS Built-In Self-Test