SLAS701B
November 2010 – June 2018
PRODUCTION DATA.
1
Device Overview
1.1
Features
1.2
Applications
1.3
Description
1.4
Functional Block Diagram
2
Revision History
3
Device Comparison
3.1
Related Products
4
Terminal Configuration and Functions
4.1
Pin Diagrams
4.2
Signal Descriptions
Table 4-1
Terminal Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Resistance Characteristics for PW-24 Package
5.5
Active Mode Supply Current (Into DVCC and AVCC) Excluding External Current
5.6
Typical Characteristics – Active-Mode Supply Current (Into DVCC and AVCC)
5.7
Low-Power-Mode Supply Currents (Into VCC) Excluding External Current
5.8
Typical Characteristics – LPM4 Current
5.9
Schmitt-Trigger Inputs (Ports Px and RST/NMI)
5.10
Leakage Current (Ports Px)
5.11
Outputs (Ports Px)
5.12
Output Frequency (Ports Px)
5.13
Typical Characteristics – Outputs
5.14
POR, BOR
5.15
Typical Characteristics – POR, BOR
5.16
Supply Voltage Supervisor (SVS), Supply Voltage Monitor (SVM)
5.17
Main DCO Characteristics
5.18
DCO Frequency
5.19
Calibrated DCO Frequencies – Tolerance
5.20
Wake-up Times From Lower-Power Modes (LPM3, LPM4)
5.21
Typical Characteristics – DCO Clock Wake-up Time
5.22
Internal Very-Low-Power Low-Frequency Oscillator (VLO)
5.23
Crystal Oscillator (XT2)
5.24
Typical Characteristics – XT2 Oscillator
5.25
SD24_A, Power Supply
5.26
SD24_A, Input Range
5.27
SD24_A, Performance
5.28
SD24_A, Temperature Sensor and Built-In VCC Sense
5.29
SD24_A, Built-In Voltage Reference
5.30
SD24_A, Reference Output Buffer
5.31
SD24_A, External Reference Input
5.32
USART0
5.33
Timer_A3
5.34
Flash Memory
5.35
RAM
5.36
JTAG and Spy-Bi-Wire Interface
5.37
JTAG Fuse
6
Detailed Description
6.1
CPU
6.2
Instruction Set
6.3
Operating Modes
6.4
Interrupt Vector Addresses
6.5
Special Function Registers
Table 6-4
Interrupt Enable Register 1 Field Descriptions
Table 6-5
Interrupt Flag Register 1 Field Descriptions
Table 6-6
Module Enable Register 1 Field Descriptions
6.6
Memory Organization
6.7
Flash Memory
6.8
Peripherals
6.9
Oscillator and System Clock
6.10
Brownout, Supply Voltage Supervisor
6.11
Digital I/O
6.12
Watchdog Timer (WDT+)
6.13
Timer_A3
6.14
USART0
6.15
Hardware Multiplier
6.16
SD24_A
6.17
Peripheral File Map
6.18
I/O Port Schematics
6.18.1
Port P1 Pin Schematic: P1.0 Input/Output With Schmitt Trigger
6.18.2
Port P1 Pin Schematic: P1.1 and P1.2 Input/Output With Schmitt Trigger
6.18.3
Port P1 Pin Schematic: P1.3 Input/Output With Schmitt Trigger
6.18.4
Port P1 Pin Schematic: P1.4 Input/Output With Schmitt Trigger
6.18.5
Port P1 Pin Schematic: P1.5 to P1.7 Input/Output With Schmitt Trigger
6.18.6
Port P2 Pin Schematic: P2.0 Input/Output With Schmitt Trigger
6.18.7
Port P2 Pin Schematic: P2.6, Input/Output With Schmitt Trigger
6.18.8
Port P2 Pin Schematic: P2.7, Input/Output With Schmitt Trigger
6.18.9
JTAG Fuse Check Mode
7
Device and Documentation Support
7.1
Getting Started
7.2
Device Nomenclature
7.3
Tools and Software
7.4
Documentation Support
7.5
Related Links
7.6
Community Resources
7.7
Trademarks
7.8
Electrostatic Discharge Caution
7.9
Glossary
8
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
PW|24
MPDS363A
Thermal pad, mechanical data (Package|Pins)
Orderable Information
slas701b_oa
slas701b_pm
1
Device Overview