SLAS982A
May 2014 – September 2018
PRODUCTION DATA.
1
Device Overview
1.1
Features
1.2
Applications
1.3
Description
1.4
Application Diagram
2
Revision History
3
Device Comparison
3.1
Related Products
4
Terminal Configuration and Functions
4.1
Pin Diagrams
4.2
Signal Descriptions
Table 4-3
Terminal Functions – PEU Package
Table 4-4
Terminal Functions – PZ Package
4.3
Pin Multiplexing
4.4
Connection of Unused Pins
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Active Mode Supply Current Into VCC Excluding External Current
5.5
Low-Power Mode Supply Currents (Into VCC) Excluding External Current
5.6
Low-Power Mode With LCD Supply Currents (Into VCC) Excluding External Current
5.7
Thermal Resistance Characteristics
5.8
Timing and Switching Characteristics
5.8.1
Reset Timing
Table 5-1
Wake-up Times From Low-Power Modes and Reset
5.8.2
Clock Specifications
Table 5-2
Crystal Oscillator, XT1, Low-Frequency Mode
Table 5-3
Internal Very-Low-Power Low-Frequency Oscillator (VLO)
Table 5-4
Internal Reference, Low-Frequency Oscillator (REFO)
Table 5-5
DCO Frequency
5.9
Digital I/Os
Table 5-6
Schmitt-Trigger Inputs – General-Purpose I/O
Table 5-7
Inputs – Ports P1 and P2
Table 5-8
Leakage Current – General-Purpose I/O
Table 5-9
Outputs – General-Purpose I/O (Full Drive Strength)
Table 5-10
Outputs – General-Purpose I/O (Reduced Drive Strength)
Table 5-11
Output Frequency – General-Purpose I/O
5.9.1
Typical Characteristics – Outputs, Reduced Drive Strength (PxDS.y = 0)
5.9.2
Typical Characteristics – Outputs, Full Drive Strength (PxDS.y = 1)
5.10
Power-Management Module (PMM)
Table 5-12
PMM, Brownout Reset (BOR)
Table 5-13
PMM, Core Voltage
Table 5-14
PMM, SVS High Side
Table 5-15
PMM, SVM High Side
Table 5-16
PMM, SVS Low Side
Table 5-17
PMM, SVM Low Side
5.11
Auxiliary Supplies
Table 5-18
Auxiliary Supplies, Recommended Operating Conditions
Table 5-19
Auxiliary Supplies, AUXVCC3 (Backup Subsystem) Currents
Table 5-20
Auxiliary Supplies, Auxiliary Supply Monitor
Table 5-21
Auxiliary Supplies, Switch ON-Resistance
Table 5-22
Auxiliary Supplies, Switching Time
Table 5-23
Auxiliary Supplies, Switch Leakage
Table 5-24
Auxiliary Supplies, Auxiliary Supplies to ADC10_A
Table 5-25
Auxiliary Supplies, Charge Limiting Resistor
5.12
Timer_A
Table 5-26
Timer_A
5.13
eUSCI
Table 5-27
eUSCI (UART Mode) Clock Frequency
Table 5-28
eUSCI (UART Mode) Switching Characteristics
Table 5-29
eUSCI (SPI Master Mode) Clock Frequency
Table 5-30
eUSCI (SPI Master Mode) Switching Characteristics
Table 5-31
eUSCI (SPI Slave Mode)
Table 5-32
eUSCI (I2C Mode) Switching Characteristics
5.14
RTC Tamper Detect Pin
Table 5-33
Schmitt-Trigger Inputs, RTC Tamper Detect Pin
Table 5-34
Inputs, RTC Tamper Detect Pin
Table 5-35
Leakage Current, RTC Tamper Detect Pin
Table 5-36
Outputs, RTC Tamper Detect Pin
5.15
LCD_C
Table 5-37
LCD_C, Operating Conditions
Table 5-38
LCD_C, Electrical Characteristics
5.16
SD24_B
Table 5-39
SD24_B, Power Supply and Operating Conditions
Table 5-40
SD24_B, Analog Inputs
Table 5-41
SD24_B, Supply Currents
Table 5-42
SD24_B, Performance
Table 5-43
SD24_B, AC Performance
Table 5-44
SD24_B, AC Performance
Table 5-45
SD24_B, AC Performance
Table 5-46
SD24_B External Reference Input
5.17
ADC10_A
Table 5-47
10-Bit ADC, Power Supply and Input Range Conditions
Table 5-48
10-Bit ADC, Switching Characteristics
Table 5-49
10-Bit ADC, Linearity Parameters
Table 5-50
10-Bit ADC, External Reference
5.18
REF
Table 5-51
REF Built-In Reference
5.19
Comparator_B
Table 5-52
Comparator_B
5.20
Flash
Table 5-53
Flash Memory
5.21
Emulation and Debug
Table 5-54
JTAG and Spy-Bi-Wire (SBW) Interface
6
Detailed Description
6.1
Overview
6.2
Functional Block Diagrams
6.3
CPU (Link to User's Guide)
6.4
Instruction Set
6.5
Operating Modes
6.6
Interrupt Vector Addresses
6.7
Special Function Registers (SFRs)
Table 6-4
Interrupt Enable 1 Register Description
Table 6-5
Interrupt Flag 1 Register Description
6.8
Bootloader (BSL)
6.9
JTAG Operation
6.9.1
JTAG Standard Interface
6.9.2
Spy-Bi-Wire Interface
6.10
Memory
6.10.1
Memory Organization
6.10.2
Flash Memory (Link to User's Guide)
6.10.3
RAM (Link to User's Guide)
6.10.4
Backup RAM (Link to User's Guide)
6.11
Peripherals
6.11.1
Oscillator and System Clock (Link to User's Guide)
6.11.2
Power-Management Module (PMM) (Link to User's Guide)
6.11.3
Auxiliary-Supply System (Link to User's Guide)
6.11.4
Backup Subsystem
6.11.5
Digital I/O (Link to User's Guide)
6.11.6
Port Mapping Controller (Link to User's Guide)
6.11.7
System Module (SYS) (Link to User's Guide)
6.11.8
Watchdog Timer (WDT_A) (Link to User's Guide)
6.11.9
DMA Controller (Link to User's Guide)
6.11.10
CRC16 (Link to User's Guide)
6.11.11
Hardware Multiplier (Link to User's Guide)
6.11.12
AES128 Accelerator (Link to User's Guide)
6.11.13
Enhanced Universal Serial Communication Interface (eUSCI) (Links to User's Guide: UART Mode, SPI Mode, I2C Mode)
6.11.14
ADC10_A (Link to User's Guide)
6.11.15
SD24_B (Link to User's Guide)
6.11.16
TA0 (Link to User's Guide)
6.11.17
TA1 (Link to User's Guide)
6.11.18
TA2 (Link to User's Guide)
6.11.19
TA3 (Link to User's Guide)
6.11.20
SD24_B Triggers
6.11.21
ADC10_A Triggers
6.11.22
Real-Time Clock (RTC_C) (Link to User's Guide)
6.11.23
Reference (REF) Module Voltage Reference (Link to User's Guide)
6.11.24
LCD_C (Link to User's Guide)
6.11.25
Comparator_B (Link to User's Guide)
6.11.26
Embedded Emulation Module (EEM) (Link to User's Guide)
6.11.27
Peripheral File Map
6.12
Input/Output Diagrams
6.12.1
Port P1 (P1.0 to P1.3) Input/Output With Schmitt Trigger (PEU Package Only)
6.12.2
Port P1 (P1.0 to P1.3) Input/Output With Schmitt Trigger (PZ Package Only)
6.12.3
Port P1 (P1.4 and P1.5) Input/Output With Schmitt Trigger
6.12.4
Port P1 (P1.6 and P1.7) Input/Output With Schmitt Trigger
6.12.5
Port P2 (P2.0 to P2.7) Input/Output With Schmitt Trigger (PEU Package Only)
6.12.6
Port P2 (P2.0 to P2.3) Input/Output With Schmitt Trigger (PZ Package Only)
6.12.7
Port P2 (P2.4 to P2.6) Input/Output With Schmitt Trigger (PZ Package Only)
6.12.8
Port P2 (P2.7) Input/Output With Schmitt Trigger (PZ Package Only)
6.12.9
Ports P3 (P3.0 to P3.7) Input/Output With Schmitt Trigger (PEU Package Only)
6.12.10
Ports P3 (P3.0) Input/Output With Schmitt Trigger (PZ Package Only)
6.12.11
Ports P3 (P3.1 to P3.7) Input/Output With Schmitt Trigger (PZ Package Only)
6.12.12
Port P4 (P4.0 to P4.7) Input/Output With Schmitt Trigger (PEU Package Only)
6.12.13
Port P4 (P4.0 to P4.7) Input/Output With Schmitt Trigger (PZ Package Only)
6.12.14
Port P5 (P5.0 to P5.3) Input/Output With Schmitt Trigger (PEU Package Only)
6.12.15
Port P5 (P5.4 to P5.6) Input/Output With Schmitt Trigger (PEU Package Only)
6.12.16
Port P5 (P5.7) Input/Output With Schmitt Trigger (PEU Package Only)
6.12.17
Port P5 (P5.0 to P5.7) Input/Output With Schmitt Trigger (PZ Package Only)
6.12.18
Port P6 (P6.0) Input/Output With Schmitt Trigger (PEU Package Only)
6.12.19
Port P6 (P6.1 to P6.3) Input/Output With Schmitt Trigger (PEU Package Only)
6.12.20
Port P6 (P6.4 to P6.7) Input/Output With Schmitt Trigger (PEU Package Only)
6.12.21
Port P6 (P6.0 to P6.7) Input/Output With Schmitt Trigger (PZ Package Only)
6.12.22
Port P7 (P7.0 to P7.7) Input/Output With Schmitt Trigger (PEU Package Only)
6.12.23
Port P7 (P7.0 to P7.7) Input/Output With Schmitt Trigger (PZ Package Only)
6.12.24
Port P8 (P8.0 to P8.7) Input/Output With Schmitt Trigger (PEU Package Only)
6.12.25
Port P8 (P8.0) Input/Output With Schmitt Trigger (PZ Package Only)
6.12.26
Port P8 (P8.1) Input/Output With Schmitt Trigger (PZ Package Only)
6.12.27
Port P9 (P9.0 to P9.7) Input/Output With Schmitt Trigger (PEU Package Only)
6.12.28
Port P10 (P10.0 to P10.7) Input/Output With Schmitt Trigger (PEU Package Only)
6.12.29
Port P11 (P11.0) Input/Output With Schmitt Trigger (PEU Package Only)
6.12.30
Port P11 (P11.1) Input/Output With Schmitt Trigger (PEU Package Only)
6.12.31
Port P11 (P11.2 and P11.3) Input/Output With Schmitt Trigger (PEU Package Only)
6.12.32
Port P11 (P11.4 and P11.5) Input/Output With Schmitt Trigger (PEU Package Only)
6.12.33
Port PJ (PJ.0) JTAG Pin TDO, Input/Output With Schmitt Trigger or Output
6.12.34
Port PJ (PJ.0 to PJ.3) JTAG Pins TMS, TCK, TDI/TCLK, Input/Output With Schmitt Trigger or Output
6.13
Device Descriptors (TLV)
6.14
Identification
6.14.1
Revision Identification
6.14.2
Device Identification
6.14.3
JTAG Identification
7
Applications, Implementation, and Layout
8
Device and Documentation Support
8.1
Getting Started and Next Steps
8.2
Device Nomenclature
8.3
Tools and Software
8.4
Documentation Support
8.5
Related Links
8.6
Community Resources
8.7
Trademarks
8.8
Electrostatic Discharge Caution
8.9
Glossary
9
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
PEU|128
MPQF058B
PZ|100
MTQF013B
Thermal pad, mechanical data (Package|Pins)
Orderable Information
slas982a_oa
slas982a_pm
8
Device and Documentation Support