SCPS141J September   2006  – March 2021 PCA9534A

PRODUCTION DATA  

  1. Features
  2. Description
  3. Revision History
  4. Description (Continued)
  5. Device Comparison Table
  6. Pin Configuration and Functions
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Resistance Characteristics
    5. 7.5 Electrical Characteristics
    6. 7.6 I2C Interface Timing Requirements
    7. 7.7 Switching Characteristics
    8. 7.8 Typical Characteristics
  8. Parameter Measurement Information
  9. Detailed Description
    1. 9.1 Functional Block Diagram
    2. 9.2 Device Functional Modes
      1. 9.2.1 Power-On Reset
      2. 9.2.2 I/O Port
      3. 9.2.3 Interrupt Output ( INT)
        1. 9.2.3.1 Interrupt Errata
          1. 9.2.3.1.1 Description
          2. 9.2.3.1.2 System Impact
          3. 9.2.3.1.3 System Workaround
    3. 9.3 Programming
      1. 9.3.1 I2C Interface
      2. 9.3.2 Register Map
        1. 9.3.2.1 Device Address
        2. 9.3.2.2 Control Register And Command Byte
        3. 9.3.2.3 Register Descriptions
        4. 9.3.2.4 Bus Transactions
          1. 9.3.2.4.1 Writes
          2. 9.3.2.4.2 Reads
  10. 10Application Information Disclaimer
    1. 10.1 Application Information
      1. 10.1.1 Typical Application
        1. 10.1.1.1 Design Requirements
          1. 10.1.1.1.1 Minimizing ICC When The I/O Controls Leds
  11. 11Power Supply Recommendations
    1. 11.1 Power-On Reset Requirements
  12. 12Device and Documentation Support
    1. 12.1 Trademarks
    2. 12.2 Electrostatic Discharge Caution
    3. 12.3 Glossary
  13. 13Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

I2C Interface Timing Requirements

over operating free-air temperature range (unless otherwise noted) (see Figure 8-1)
STANDARD MODE
I2C BUS
FAST MODE
I2C BUS
UNIT
MINMAXMINMAX
fsclI2C clock frequency01000400kHz
tschI2C clock high time40.6μs
tsclI2C clock low time4.71.3μs
tspI2C spike time5050ns
tsdsI2C serial-data setup time250100ns
tsdhI2C serial-data hold time00ns
ticrI2C input rise time100020 + 0.1Cb (1)300ns
ticfI2C input fall time30020 + 0.1Cb (1)300ns
tocfI2C output fall time10-pF to 400-pF bus30020 + 0.1Cb (1)300ns
tbufI2C bus free time between stop and start4.71.3μs
tstsI2C start or repeated start condition setup4.70.6μs
tsthI2C start or repeated start condition hold40.6μs
tspsI2C stop condition setup40.6μs
tvd(data)Valid data timeSCL low to SDA output valid30050ns
tvd(ack)Valid data time of ACK conditionACK signal from SCL low to
SDA (out) low
0.33.450.10.9μs
CbI2C bus capacitive load400400ns
Cb = total capacitive of one bus in pF