SLVSJW8
September 2025
SN74ACT2G100
PRODUCTION DATA
1
1
Features
2
Applications
4
3
Description
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics
5.6
Timing Characteristics
5.7
Switching Characteristics
5.8
Typical Characteristics
6
Parameter Measurement Information
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Balanced CMOS Push-Pull Outputs
7.3.2
TTL-Compatible Schmitt-Trigger CMOS Inputs
7.3.3
Clamp Diode Structure
7.4
Device Functional Modes
7.5
Combinatorial Logic Configurations
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Design Requirements
8.2.1.1
Power Considerations
8.2.1.2
Input Considerations
8.2.1.3
Output Considerations
8.2.2
Detailed Design Procedure
8.3
Application Curves
8.4
Power Supply Recommendations
8.5
Layout
8.5.1
Layout Guidelines
8.5.2
Layout Example
9
Device and Documentation Support
9.1
Receiving Notification of Documentation Updates
9.2
Support Resources
9.3
Trademarks
9.4
Electrostatic Discharge Caution
9.5
Glossary
10
Revision History
11
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
PW|16
MPDS361B
BQB|16
MPQF539A
Thermal pad, mechanical data (Package|Pins)
BQB|16
PPTD364
Orderable Information
slvsjw8_oa
slvsjw8_pm
1
Features
Operating voltage range of 4.5V to 5.5V
TTL-compatible Schmitt-trigger inputs support slow and noisy input signals
Continuous
±
24mA output drive at 5V
Supports up to
±
75mA output drive at 5V
in short bursts
Drives 50Ω transmission lines
Fast operation with delay of
10.4ns max