SCPS276C june   2022  – june 2023 TCAL6416

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Revision History
  6. Pin Configuration and Functions
  7. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Timing Requirements
    7. 6.7 I2C Bus Timing Requirements
    8. 6.8 Switching Characteristics
    9. 6.9 Typical Characteristics
  8. Parameter Measurement Information
  9. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagrams
    3. 8.3 Feature Description
      1. 8.3.1 Voltage Translation
      2. 8.3.2 I/O Port
      3. 8.3.3 Adjustable Output Drive Strength
      4. 8.3.4 Interrupt Output (INT)
      5. 8.3.5 Reset Input (RESET)
      6. 8.3.6 Software Reset Call
    4. 8.4 Device Functional Modes
      1. 8.4.1 Power-On Reset
    5. 8.5 Programming
      1. 8.5.1 I2C Interface
    6. 8.6 Register Maps
      1. 8.6.1 Device Address
      2. 8.6.2 Control Register and Command Byte
      3. 8.6.3 Register Descriptions
      4. 8.6.4 Bus Transactions
        1. 8.6.4.1 Writes
        2. 8.6.4.2 Reads
  10. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Design Requirements
      2. 9.2.2 Detailed Design Procedure
        1. 9.2.2.1 Minimizing ICC When I/Os Control LEDs
      3. 9.2.3 Application Curves
    3. 9.3 Power Supply Recommendations
      1. 9.3.1 Power-On Reset Requirements
    4. 9.4 Layout
      1. 9.4.1 Layout Guidelines
      2. 9.4.2 Layout Example
  11. 10Device and Documentation Support
    1. 10.1 Receiving Notification of Documentation Updates
    2. 10.2 Support Resources
    3. 10.3 Trademarks
    4. 10.4 Electrostatic Discharge Caution
    5. 10.5 Glossary
  12. 11Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Control Register and Command Byte

Following the successful acknowledgment of the address byte, the bus controller sends a command byte, which is stored in the control register in the TCAL6416. The lower bits of this data byte reflect the internal registers (input, output, polarity inversion, or configuration) that are affected. Bit 6 in conjunction with the lower three bits of the Command byte are used to point to the extended features of the device (Agile IO). The command byte is sent only during a write transmission.

Once a new command has been sent, the register that was addressed continues to be accessed by reads until a new command byte has been sent. Upon power-up, hardware reset, or software reset, the control register defaults to 00h.

GUID-8CB6A0DE-72E7-4BAF-8CEF-BA4A083896AD-low.gif Figure 8-8 Control Register Bits
Table 8-4 Command Byte
CONTROL REGISTER BITS COMMAND BYTE
(HEX)
REGISTER PROTOCOL POWER-UP
DEFAULT
B7 B6 B5 B4 B3 B2 B1 B0
0 0 0 0 0 0 0 0 00 Input Port 0 Read byte xxxx xxxx
0 0 0 0 0 0 0 1 01 Input Port 1 Read byte xxxx xxxx
0 0 0 0 0 0 1 0 02 Output Port 0 Read/write byte 1111 1111
0 0 0 0 0 0 1 1 03 Output Port 1 Read/write byte 1111 1111
0 0 0 0 0 1 0 0 04 Polarity Inversion 0 Read/write byte 0000 0000
0 0 0 0 0 1 0 1 05 Polarity Inversion 1 Read/write byte 0000 0000
0 0 0 0 0 1 1 0 06 Configuration 0 Read/write byte 1111 1111
0 0 0 0 0 1 1 1 07 Configuration 1 Read/write byte 1111 1111

0

1

0

0

0

0

0

0

40

Output Drive Strength 0

Read/write byte

1111 1111

0

1

0

0

0

0

0

1

41

Output Drive Strength 0

Read/write byte

1111 1111

0

1

0

0

0

0

1

0

42

Output Drive Strength 1

Read/write byte 1111 1111

0

1

0

0

0

0

1

1

43

Output drive strength register 1

Read/write byte

1111 1111

0

1

0

0

0

1

0

0

44

Input latch register 0

Read/write byte

0000 0000

0

1

0

0

0

1

0

1

45

Input latch register 1

Read/write byte

0000 0000

0

1

0

0

0

1

1

0

46

Pull-up/pull-down enable register 0

Read/write byte

0000 0000

0

1

0

0

0

1

1

1

47

pull-up/pull-down enable register 1

Read/write byte

0000 0000

0

1

0

0

1

0

0

0

48

pull-up/pull-down selection register 0

Read/write byte

1111 1111

0

1

0

0

1

0

0

1

49

pull-up/pull-down selection register 1

Read/write byte

1111 1111

0

1

0

0

1

0

1

0

4A

Interrupt mask register 0

Read/write byte

1111 1111

0

1

0

0

1

0

1

1

4B

Interrupt mask register 1

Read/write byte

1111 1111

0

1

0

0

1

1

0

0

4C

Interrupt status register 0

Read byte

0000 0000

0

1

0

0

1

1

0

1

4D

Interrupt status register 1

Read byte

0000 0000

0

1

0

0

1

1

1

1

4F

Output port configuration register

Read/write byte

0000 0000