SLVS292F June   2000  – September 2019 TPS3836 , TPS3837 , TPS3838

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
    1.     Device Images
      1.      Typical Application Circuit
  4. Revision History
  5. Device Comparison Table
  6. Pin Configuration and Functions
    1.     Pin Functions
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 Dissipation Ratings
    3. 7.3 ESD Ratings
    4. 7.4 Recommended Operating Conditions
    5. 7.5 Thermal Information
    6. 7.6 Electrical Characteristics
    7. 7.7 Timing Requirements
    8. 7.8 Switching Characteristics
    9. 7.9 Typical Characteristics
  8. Parameter Measurement Information
    1. 8.1 Timing Diagram
  9. Detailed Description
    1. 9.1 Overview
    2. 9.2 Functional Block Diagram
    3. 9.3 Feature Description
      1. 9.3.1 Input Voltage (VDD)
      2. 9.3.2 Manual Reset (MR)
      3. 9.3.3 Selectable Reset Delay (CT)
      4. 9.3.4 Reset Output (RESET / RESET)
    4. 9.4 Device Functional Modes
  10. 10Application and Implementation
    1. 10.1 Application Information
    2. 10.2 Typical Application
      1. 10.2.1 Design Requirements
      2. 10.2.2 Detailed Design Procedure
      3. 10.2.3 Application Curves
  11. 11Power Supply Recommendations
  12. 12Layout
    1. 12.1 Layout Guidelines
    2. 12.2 Layout Example
  13. 13Device and Documentation Support
    1. 13.1 Related Links
    2. 13.2 Receiving Notification of Documentation Updates
    3. 13.3 Support Resources
    4. 13.4 Trademarks
    5. 13.5 Electrostatic Discharge Caution
    6. 13.6 Glossary
  14. 14Mechanical, Packaging, and Orderable Information

Package Options

Refer to the PDF data sheet for device specific package drawings

Mechanical Data (Package|Pins)
  • DBV|5
  • DRV|6
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Switching Characteristics

At TA = 25°C, RL = 1 MΩ, and CL = 50 pF, unless otherwise noted.
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
tD Delay time VDD ≥ VIT + 0.2 V, MR = 0.7 × VDD,
CT = GND, (see Timing Diagram)
5 10 15 ms
VDD ≥ VIT + 0.2 V, MR = 0.7 × VDD,
CT = VDD, (see Timing Diagram)
100 200 300
tPHL Propagation (delay) time, high-to-low-level output VDD to RESET delay (TPS3836, TPS3838) VIL = VIT – 0.2 V, VIH = VIT + 0.2 V 10 μs
VIL = 1.6 V 50
tPLH Propagation (delay) time, low-to-high-level output VDD to RESET delay (TPS3837) VIL = VIT – 0.2 V, VIH = VIT + 0.2 V 10 μs
VIL = 1.6 V 50
tPHL Propagation (delay) time, high-to-low-level output MR to RESET delay (TPS3836, TPS3838) VDD ≥ VIT + 0.2 V, VIL = 0.3 × VDD, VIL = 0.7 × VDD 0.3 μs
tPLH Propagation (delay) time, low-to-high-level output MR to RESET delay (TPS3837) VDD ≥ VIT + 0.2 V, VIL = 0.3 × VDD,
VIL = 0.7 × VDD
0.3 μs