SLVSBZ1A September   2013  – November 2015 TPS54340-Q1

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 RT/CLK Timing Requirements
    7. 6.7 Switching Characteristics
    8. 6.8 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1  Fixed-Frequency PWM Control
      2. 7.3.2  Slope Compensation Output Current
      3. 7.3.3  Pulse Skip Eco-mode™
      4. 7.3.4  Low Dropout Operation and Bootstrap Voltage (BOOT)
      5. 7.3.5  Error Amplifier
      6. 7.3.6  Adjusting the Output Voltage
      7. 7.3.7  Enable and Adjusting Undervoltage Lockout
      8. 7.3.8  Internal Soft-Start
      9. 7.3.9  Constant Switching Frequency and Timing Resistor (RT/CLK) Pin)
      10. 7.3.10 Accurate Current Limit Operation and Maximum Switchign Frequency
      11. 7.3.11 Synchronization to RT/CLK Pin
      12. 7.3.12 Overvoltage Protection
      13. 7.3.13 Thermal Shutdown
      14. 7.3.14 Small-Signal Model for Loop Response
      15. 7.3.15 Simple Small-Signal Model for Peak-Current-Mode Control
      16. 7.3.16 Small-Signal Model for Frequency Compensation
    4. 7.4 Device Functional Modes
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Applications
      1. 8.2.1 Buck Converter With 6-V to 42-V Input and 3.3-V at 3.5-A Output
        1. 8.2.1.1 Design Requirements
        2. 8.2.1.2 Detailed Design Procedure
          1. 8.2.1.2.1  Selecting the Switching Frequency
          2. 8.2.1.2.2  Output Inductor Selection (LO)
          3. 8.2.1.2.3  Output Capacitor
          4. 8.2.1.2.4  Catch Diode
          5. 8.2.1.2.5  Input Capacitor
          6. 8.2.1.2.6  Bootstrap-Capacitor Selection
          7. 8.2.1.2.7  Undervoltage Lockout Set Point
          8. 8.2.1.2.8  Output Voltage and Feedback Resistors Selection
          9. 8.2.1.2.9  Compensation
          10. 8.2.1.2.10 Power Dissipation Estimate
          11. 8.2.1.2.11 Discontinuous Conduction Mode and Eco-mode™ Boundary
        3. 8.2.1.3 Application Curves
      2. 8.2.2 Inverting Power Supply
      3. 8.2.3 Split-Rail Power Supply
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
    3. 10.3 Estimated Circuit Area
  11. 11Device and Documentation Support
    1. 11.1 Device Support
      1. 11.1.1 Third-Party Products Disclaimer
    2. 11.2 Documentation Support
      1. 11.2.1 Related Documentation
    3. 11.3 Community Resources
    4. 11.4 Trademarks
    5. 11.5 Electrostatic Discharge Caution
    6. 11.6 Glossary
  12. 12Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

8 Application and Implementation

NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

8.1 Application Information

The TPS54340-Q1 device is a 42-V, 3.5-A, step-down regulator with an integrated high-side MOSFET. This device is typically used to convert a higher DC voltage to a lower DC voltage with a maximum available output current of 3.5 A. Example applications are: 12 V and 24 V industrial, automotive, and communications power systems. Use the following design procedure to select component values for the TPS54340-Q1 device. This procedure illustrates the design of a high-frequency switching regulator using ceramic output capacitors. Calculations can be done with the excel spreadsheet (SLVC452) located on the product page. Alternately, use the WEBENCH® software to generate a complete design. The WEBENCH software uses an interactive design procedure, and accesses a comprehensive database of components when generating a design. The Typical Applications section presents a simplified discussion of the design process.

8.2 Typical Applications

8.2.1 Buck Converter With 6-V to 42-V Input and 3.3-V at 3.5-A Output

TPS54340-Q1 schematic_slvsbz1.gif Figure 34. 3.3-V Output TPS54340-Q1 Design Example

8.2.1.1 Design Requirements

To start the design process, a few parameters must be known. These requirements are typically determined at the system level. Table 1 shows the design parameters for this example.

Table 1. Design Parameters

DESIGN PARAMETER EXAMPLE VALUE
Output voltage 3.3 V
Transient response 0.875-A to 2.625 A-load step ΔVOUT = 4 %
Maximum output current 3.5 A
Input voltage 12 V nominal, 6 V to 42 V
Output voltage ripple 0.5% of VOUT
Start Input voltage (rising VIN) 5.75 V
Stop Input Voltage (falling VIN) 4.5 V

8.2.1.2 Detailed Design Procedure

8.2.1.2.1 Selecting the Switching Frequency

The first step is to choose a switching frequency for the regulator. Typically, the designer uses the highest switching frequency possible, because this produces the smallest solution size. High switching frequency allows for lower-value inductors and smaller output capacitors compared to a power supply that switches at a lower frequency. The switching frequency that can be selected is limited by the minimum on-time of the internal power switch, the input voltage, the output voltage, and the frequency-foldback protection.

Equation 8 and Equation 9 calculate the upper limit of the switching frequency for the regulator. Choose the lower value result from the two equations. Switching frequencies higher than these values results in pulse skipping or the lack of overcurrent protection during a short circuit.

The typical minimum on time, tonmin, is 135 ns for the TPS54340-Q1. For this example, the output voltage is 3.3 V and the maximum input voltage is 42 V, which allows for a maximum switch frequency up to 712 kHz to avoid pulse skipping from Equation 8. To ensure overcurrent runaway is not a concern during short circuits use Equation 9 to determine the maximum switching frequency for frequency-foldback protection. With a maximum input voltage of 42 V, assuming a diode voltage of 0.7 V, inductor resistance of 21 mΩ, switch resistance of 92 mΩ, a current limit value of 4.7 A, and short circuit output voltage of 0.1 V, the maximum switching frequency is 1260 kHz.

For this design, a lower switching frequency of 600 kHz is chosen to operate comfortably below the calculated maximums. To determine the timing resistance for a given switching frequency, use Equation 6 or the curve in Figure 6. The switching frequency is set by resistor R3 shown in Figure 34. For 600 kHz operation, the closest standard value resistor is 162 kΩ.

Equation 24. TPS54340-Q1 q_6a_values_lvsBK0.gif
Equation 25. TPS54340-Q1 q_7a_values_lvsBK0.gif
Equation 26. TPS54340-Q1 q_4a_values_lvsbb4.gif

8.2.1.2.2 Output Inductor Selection (LO)

To calculate the minimum value of the output inductor, use Equation 27.

KIND is a ratio that represents the amount of inductor ripple current relative to the maximum output current. The inductor ripple current is filtered by the output capacitor. Therefore, choosing high inductor ripple currents impacts the selection of the output capacitor because the output capacitor must have a ripple-current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value is at the discretion of the designer, however, the following guidelines can be used.

For designs using low-ESR output capacitors such as ceramics, a value as high as KIND = 0.3 is desirable. When using higher ESR output capacitors, KIND = 0.2 yields better results. Because the inductor ripple current is part of the current-mode PWM-control system, the inductor ripple current must always be greater than 150 mA for stable PWM operation. In a wide input voltage regulator, the best choice is a relatively large inductor ripple current which provides sufficient ripple current with the input voltage at the minimum.

For this design example, KIND = 0.3 and the minimum inductor value is calculated to be 4.8 μH. The nearest standard value is 5.6 μH. Not exceeding the RMS current and saturation current ratings of the inductor is important. The RMS and peak inductor current are determined by Equation 29 and Equation 30. For this design, the RMS inductor current is 3.5 A and the peak inductor current is 3.95 A. The chosen inductor is a WE 7443552560, which has a saturation current rating of 7.5 A and an RMS current rating of 6.7 A.

As the equation set demonstrates, lower ripple currents reduce the output voltage ripple of the regulator but require a larger value of inductance. Selecting higher ripple currents increases the output-voltage ripple of the regulator but allow for a lower inductance value.

The current flowing through the inductor is the inductor ripple current plus the output current. During power up, faults, or transient load conditions, the inductor current can increase above the peak inductor current level calculated above. In transient conditions, the inductor current increases up to the switch current limit of the device. For this reason, the most conservative design approach is to choose an inductor with a saturation current rating equal to or greater than the switch current limit of the TPS54340-Q1, which is nominally 5.5 A.

Equation 27. TPS54340-Q1 q_lomin_lvsBK0.gif

spacer

Equation 28. TPS54340-Q1 q_iripple_lvsBK0.gif

spacer

Equation 29. TPS54340-Q1 q_ilrms_lvsBK0.gif

spacer

Equation 30. TPS54340-Q1 q_ilpeak_lvsbK0.gif

8.2.1.2.3 Output Capacitor

There are three primary considerations for selecting the value of the output capacitor. The output capacitor determines the modulator pole, the output voltage ripple, and how the regulator responds to a large change in load current. The output capacitance must be selected based on the most stringent of these three criteria.

The desired response to a large change in the load current is the first criteria. The output capacitor must supply the increased load current until the regulator responds to the load step. The regulator does not respond immediately to a large, fast increase in the load current such as transitioning from no load to a full load. The regulator generally requires two or more clock cycles for the control loop to sense the change in output voltage and adjust the peak switch current in response to the higher load. The output capacitance must be large enough to supply the difference in current for two clock cycles to maintain the output voltage within the specified range. Equation 31 shows the minimum output capacitance necessary, where ΔIOUT is the change in output current, ƒSW is the regulators switching frequency and ΔVOUT is the allowable change in the output voltage. For this example, the transient load response is specified as a 4% change in VOUT for a load step from 0.875 A to 2.625 A. Therefore, ΔIOUT is 2.625 A – 0.875 A = 1.75 A and ΔVOUT = 0.04 × 3.3 = 0.13 V. Using these numbers gives a minimum capacitance of 44.9 μF. This value does not take the ESR of the output capacitor into account in the output voltage change. For ceramic capacitors, the ESR is usually small enough to be ignored. Aluminum-electrolytic and tantalum capacitors have higher ESR that must be included in load step calculations.

The output capacitor must also be sized to absorb energy stored in the inductor when transitioning from a high-to-low load current. The catch diode of the regulator does not sink current so energy stored in the inductor produces an output-voltage overshoot when the load current rapidly decreases. A typical load-step response is shown in Figure 35. The excess energy absorbed in the output capacitor increases the voltage on the capacitor. The capacitor must be sized to maintain the desired output voltage during these transient periods. Equation 32 calculates the minimum capacitance required to keep the output voltage overshoot to a desired value, where LO is the value of the inductor, IOH is the output current under heavy load, IOL is the output under light load, Vf is the peak output voltage, and VI is the initial voltage. For this example, the worst-case load step is from 2.625 A to 0.875 A. The output voltage increases during this load transition, and the stated maximum in our specification is 4% of the output voltage, which makes Vf = 1.04 × 3.3 = 3.432. VI is the initial capacitor voltage, which is the nominal output voltage of 3.3 V. Using these numbers in Equation 32 yields a minimum capacitance of 38.6 μF.

Equation 33 calculates the minimum output capacitance needed to meet the output voltage ripple specification, where ƒSW is the switching frequency, VORIPPLE is the maximum allowable output voltage ripple, and IRIPPLE is the inductor ripple current. Equation 33 yields 11.4 μF.

Equation 34 calculates the maximum ESR an output capacitor can have to meet the output voltage ripple specification. Equation 34 indicates the ESR must be less than 18 mΩ.

The most stringent criteria for the output capacitor is 44.9 μF required to maintain the output voltage within regulation tolerance during a load transient.

Capacitance deratings for aging, temperature, and DC bias increases this minimum value. For this example, 100-μF ceramic capacitors with 5 mΩ of ESR is used. The derated capacitance is 70 µF, which is well above the minimum required capacitance of 44.9 µF.

Capacitors are generally rated for a maximum ripple current that can be filtered without degrading capacitor reliability. Some capacitor data sheets specify the Root Mean Square (RMS) value of the maximum ripple current. Equation 35 calculates the RMS ripple current that the output capacitor must support. For this example, Equation 35 yields 261 mA.

Equation 31. TPS54340-Q1 q_cout1_lvsBK0.gif
Equation 32. TPS54340-Q1 q_cout2_lvsBK0.gif
Equation 33. TPS54340-Q1 q_cout3_lvsBK0.gif
Equation 34. TPS54340-Q1 q_Resr_lvsBK0.gif
Equation 35. TPS54340-Q1 q_icoutrms_lvsBK0.gif

8.2.1.2.4 Catch Diode

The TPS54340-Q1 device requires an external catch diode between the SW pin and GND. The selected diode must have a reverse voltage rating equal to or greater than VIN(max). The peak current rating of the diode must be greater than the maximum inductor current. Schottky diodes are typically a good choice for the catch diode due to their low forward voltage. The lower the forward voltage of the diode, the higher the efficiency of the regulator.

Typically, diodes with higher voltage and current ratings have higher forward voltages. A diode with a minimum of 42-V reverse voltage is preferred to allow input voltage transients up to the rated voltage of the TPS54340-Q1 device.

For the example design, the B560C-13-F Schottky diode is selected for its lower forward voltage and good thermal characteristics compared to smaller devices. The typical forward voltage of the B560C-13-F is 0.70 V at 5 A.

The diode must also be selected with an appropriate power rating. The diode conducts the output current during the off-time of the internal power switch. The off-time of the internal switch is a function of the maximum input voltage, the output voltage, and the switching frequency. The output current during the off-time is multiplied by the forward voltage of the diode to calculate the instantaneous conduction losses of the diode. At higher switching frequencies, the AC losses of the diode must be taken into account. The AC losses of the diode are due to the charging and discharging of the junction capacitance and reverse recovery charge. Equation 36 is used to calculate the total power dissipation, including conduction losses and AC losses of the diode.

The B560C-13-F diode has a junction capacitance of 300 pF. Using Equation 36, the total loss in the diode is 2.42 W.

If the power supply spends a significant amount of time at light load currents or in sleep mode, consider using a diode which has a low leakage current and slightly higher forward voltage drop.

Equation 36. TPS54340-Q1 q_pd_lvsBK0.gif

8.2.1.2.5 Input Capacitor

The TPS54340-Q1 device requires a high-quality ceramic-type X5R or X7R input-decoupling capacitor with at least 3 μF of effective capacitance. Some applications benefit from additional bulk capacitance. The effective capacitance includes any loss of capacitance due to DC-bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple-current rating greater than the maximum input current ripple of the TPS54340-Q1 device. Equation 37 calculates the input ripple current.

The value of a ceramic capacitor varies significantly with temperature and the DC bias applied to the capacitor. Selecting a dielectric material that is more stable overtemperature minimizes capacitance variations due to temperature. X5R and X7R ceramic dielectrics are generally selected for switching regulator capacitors, because they have a high capacitance-to-volume ratio and are fairly stable over temperature. The input capacitor must also be selected with consideration for the DC bias. The effective value of a capacitor decreases as the DC bias across a capacitor increases.

For this example design, a ceramic capacitor with at least a 42-V voltage rating is required to support the maximum input voltage. Common-standard ceramic-capacitor voltage ratings include 4 V, 6.3 V, 10 V, 16 V, 25 V, 50 V, or 100 V. For this example, two 2.2-μF, 100-V capacitors in parallel are used. Table 2 shows several choices of high voltage capacitors.

The input capacitance value determines the input ripple voltage of the regulator. Equation 38 calculates the input voltage ripple. Using the design example values, IOUT = 3.5 A, CIN = 4.4 μF, ƒSW = 600 kHz, yields an input voltage ripple of 331 mV and a RMS input ripple current of 1.74 A.

Equation 37. TPS54340-Q1 q_Ic_rms_lvsBK0.gif
Equation 38. TPS54340-Q1 q_deltavin_lvsbb4.gif

Table 2. Capacitor Types

VENDOR VALUE (μF) EIA SIZE VOLTAGE (V) DIALECTRIC COMMENTS
Murata 1 to 2.2 1210 100 X7R GRM32 series
1 to 4.7 50
1 1206 100 GRM31 series
1 to 2.2 50
Vishay 1 to 1.8 2220 50 VJ X7R series
1 to 1.2 100
1 to 3.9 2225 50
1 to 1.8 100
TDK 1 to 2.2 1812 100 C series C4532
1.5 to 6.8 50
1 to 2.2 1210 100 C series C3225
1 to 3.3 50
AVX 1 to 4.7 1210 50 X7R dielectric series
1 100
1 to 4.7 1812 50
1 to 2.2 100

8.2.1.2.6 Bootstrap-Capacitor Selection

A 0.1-μF ceramic capacitor must be connected between the BOOT and SW pins for proper operation. TI recommends a ceramic capacitor with X5R or better grade dielectric. The capacitor should have a 10-V or higher voltage rating.

8.2.1.2.7 Undervoltage Lockout Set Point

The Undervoltage Lockout (UVLO) is adjusted using an external voltage divider on the EN pin of the TPS54340-Q1 device. The UVLO has two thresholds, one for power up when the input voltage is rising, and one for power-down or brown-outs when the input voltage is falling. For the example design, the supply turns on and starts switching once the input voltage increases above 5.75 V (UVLO start). After the regulator starts switching, it should continue to do so until the input voltage falls below 4.5 V (UVLO stop).

Programmable UVLO-threshold voltages are set using the resistor divider of RUVLO1 and RUVLO2 between VIN and ground connected to the EN pin. Equation 3 and Equation 4 calculate the necessary resistance values. For the example application, a 365 kΩ between VIN and EN (RUVLO1) and a 86.6 kΩ between EN and ground (RUVLO2) are required to produce the 8-V and 6.25-V start and stop voltages.

Equation 39. TPS54340-Q1 q_R1_lvsBK0.gif
Equation 40. TPS54340-Q1 q_R2_lvsBK0.gif

8.2.1.2.8 Output Voltage and Feedback Resistors Selection

The voltage divider of R5 and R6 sets the output voltage. For the example design, 10.2 kΩ was selected for R6. Using Equation 2, R5 is calculated as 31.9 kΩ. The nearest standard 1% resistor is 31.6 kΩ. Because of the input current of the FB pin, the current flowing through the feedback network must be greater than 1 μA to maintain the output voltage accuracy. This requirement is satisfied if the value of R6 is less than 800 kΩ. Choosing higher resistor values decreases quiescent current and improves efficiency at low-output currents but can also introduce noise immunity problems.

Equation 41. TPS54340-Q1 q_Rhs_Rls_lvsBK0.gif

8.2.1.2.9 Compensation

There are several methods to design compensation for DC-DC regulators. The method presented here is easy to calculate and ignores the effects of the slope compensation that is internal to the device. Because the slope compensation is ignored, the actual crossover frequency is lower than the crossover frequency used in the calculations. This method assumes the crossover frequency is between the modulator pole and the ESR zero and the ESR zero is at least 10-times greater the modulator pole.

To get started, the modulator pole, ƒp(mod), and the ESR zero, ƒz1, must be calculated using Equation 42 and Equation 43. For COUT, use a derated value of 70 μF. Use equations Equation 44 and Equation 45 to estimate a starting point for the crossover frequency, ƒco. For the example design, ƒp(mod) is 2411 Hz and ƒz(mod) is 455 kHz. Equation 43 is the geometric mean of the modulator pole and the ESR zero and Equation 45 is the mean of modulator pole and the switching frequency. Equation 44 yields 33.1 kHz and Equation 45 gives 26.9 kHz. Use the lower value of Equation 44 or Equation 45 for an initial crossover frequency. For this example, the target ƒco is 26.9 kHz.

Next, the compensation components are calculated. A resistor in series with a capacitor is used to create a compensating zero. A capacitor in parallel to these two components forms the compensating pole.

Equation 42. TPS54340-Q1 q_fpmod_lvsBK0.gif
Equation 43. TPS54340-Q1 q_fzmod_lvsBK0.gif
Equation 44. TPS54340-Q1 q_fco_48khz_lvsBK0.gif
Equation 45. TPS54340-Q1 q_fco_25khz_lvsBK0.gif

To determine the compensation resistor, R4, use Equation 46. Assume the power-stage transconductance, gmps, is 12 A/V. The output voltage, VO, reference voltage, VREF, and amplifier transconductance, gmea, are 5 V, 0.8 V, and 350 μA/V, respectively. R4 is calculated as 11.6 kΩ, and a standard value of 11.5 kΩ is selected. Use Equation 47 to set the compensation zero to the modulator pole frequency. Equation 47 yields 5740 pF for compensating capacitor C5. 5600 pF is used for this design.

Equation 46. TPS54340-Q1 q_R4_lvsBK0.gif
Equation 47. TPS54340-Q1 q_C5_lvsBK0.gif

A compensation pole is implemented if desired by adding capacitor C8 in parallel with the series combination of R4 and C5. Use the larger value calculated from Equation 48 and Equation 49 for C8 to set the compensation pole. The selected value of C8 is 47 pF for this design example.

Equation 48. TPS54340-Q1 q_C8_lvsBK0.gif
Equation 49. TPS54340-Q1 q_C8_1overR4_slvsBK0.gif

8.2.1.2.10 Power Dissipation Estimate

The following formulas estimate the power dissipation of the TPS54340-Q1 device under continuous-conduction mode (CCM) operation. These equations should not be used if the device is operating in discontinuous-conduction mode (DCM).

The power dissipation of the IC includes conduction loss (PCOND), switching loss (PSW), gate drive loss (PGD) and supply current (PQ). For example calculations of the design example with the 12-V typical input voltage, see Equation 50 through Equation 53.

Equation 50. TPS54340-Q1 q_pcond_lvsBK0.gif

spacer

Equation 51. TPS54340-Q1 q_psw_lvsb44.gif

spacer

Equation 52. TPS54340-Q1 q_pgd_lvsb44.gif

spacer

Equation 53. TPS54340-Q1 q_pq_lvsb44.gif

where

  • IOUT is the output current (A)
  • RDS(on) is the on-resistance of the high-side MOSFET (Ω)
  • VOUT is the output voltage (V)
  • VIN is the input voltage (V)
  • ƒSW is the switching frequency (Hz)
  • trise is the SW pin voltage rise time and can be estimated by trise = VIN × 0.16 ns/V + 3 ns
  • QG is the total gate charge of the internal MOSFET
  • IQ is the operating nonswitching supply current

Therefore,

Equation 54. TPS54340-Q1 q_ptot_lvsBK0.gif

For given TA,

Equation 55. TPS54340-Q1 q_tj_lvs795.gif

For given TJ(max) = 150°C

Equation 56. TPS54340-Q1 q_tamax_lvs795.gif

where

  • Ptot is the total device power dissipation (W)
  • TA is the ambient temperature (°C)
  • TJ is the junction temperature (°C)
  • RTH is the thermal resistance of the package (°C/W)
  • TJ(max) is maximum junction temperature (°C)
  • TA(max) is maximum ambient temperature (°C)

Additional power losses occur in the regulator circuit due to the inductor AC and DC losses, the catch diode, and PCB trace resistance impacting the overall efficiency of the regulator.

8.2.1.2.11 Discontinuous Conduction Mode and Eco-mode™ Boundary

With an input voltage of 12 V, the power supply enters discontinuous-conduction mode when the output current is less than 342 mA. The power supply enters Eco-mode when the output current is lower than 31.4 mA. The input current draw is 237 μA with no load.

8.2.1.3 Application Curves

TPS54340-Q1 ac_G001_lvsBK0.gif
Figure 35. Load Transient
TPS54340-Q1 ac_G003_lvsBK0.gif
Figure 37. Start-up With VIN
TPS54340-Q1 ac_G005_lvsBK0.gif
Figure 39. Output Ripple CCM
TPS54340-Q1 ac_G007_lvsBK0.gif
Figure 41. Output Ripple PSM
TPS54340-Q1 ac_G009_lvsBK0.gif
Figure 43. Input Ripple DCM
TPS54340-Q1 G022_SLVSBB4.gif
Figure 45. Low Dropout Operation
TPS54340-Q1 ac_G0046_lvsBK0.gif
Figure 47. Efficiency vs Load Current
TPS54340-Q1 ac_G0048_lvsBK0.gif
Figure 49. Efficiency vs Load Current
TPS54340-Q1 ac_G0050_lvsBK0.gif
Figure 51. Overall Loop-Frequency Response
TPS54340-Q1 ac_G0052_lvsBK0.gif
Figure 53. Regulation vs Input Voltage
TPS54340-Q1 ac_G002_lvsBK0.gif
Figure 36. Line Transient (8 V to 40 V)
TPS54340-Q1 ac_G004_lvsBK0.gif
Figure 38. Start-up With EN
TPS54340-Q1 ac_G006_lvsBK0.gif
Figure 40. Output Ripple DCM
TPS54340-Q1 ac_G008_lvsBK0.gif
Figure 42. Input Ripple CCM
TPS54340-Q1 ac_G010_lvsbb4.gif
Figure 44. Low Dropout Operation
TPS54340-Q1 G023_SLVSBB4.gif
Figure 46. Low Dropout Operation
TPS54340-Q1 ac_G0047_lvsBK0.gif
Figure 48. Light-Load Efficiency
TPS54340-Q1 ac_G0049_lvsBK0.gif
Figure 50. Light-Load Efficiency
TPS54340-Q1 ac_G0051_lvsBK0.gif
Figure 52. Regulation vs Load Current

8.2.2 Inverting Power Supply

The TPS54340-Q1 device can be used to convert a positive input voltage to a negative output voltage. Example applications are amplifiers requiring a negative power supply. For a more detailed example, see SLVA317.

TPS54340-Q1 sch_slvsbz1.gif Figure 54. TPS54340-Q1 Inverting Power Supply from Application Note (SLVA317)

8.2.3 Split-Rail Power Supply

The TPS54340-Q1 device can be used to convert a positive input voltage to a split-rail positive and negative output voltage by using a coupled inductor. Example applications are amplifiers requiring a split-rail positive and negative voltage power supply. For a more detailed example, see SLVA369.

TPS54340-Q1 split_rail_slvsbz1.gif Figure 55. TPS54340-Q1 Split-Rail Power Supply Based on Application Note (SLVA369)